ZHCSHP8B December 2017 – January 2019 AMIC120
PRODUCTION DATA.
NO. | PARAMETER | OPP100 | OPP50 | UNIT | ||||
---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||||
FA0 | tw(be[x]nV) | Pulse duration, output lower-byte enable and command latch enable gpmc_be0n_cle, output upper-byte enable gpmc_be1n valid time | Read | N(1) | N(1) | ns | ||
Write | N(1) | N(1) | ||||||
FA1 | tw(csnV) | Pulse duration, output chip select gpmc_csn[x](2) low | Read | A(3) | A(3) | ns | ||
Write | A(3) | A(3) | ||||||
FA3 | td(csnV-advnIV) | Delay time, output chip select gpmc_csn[x](2) valid to output address valid and address latch enable gpmc_advn_ale invalid | Read | B(4) – 0.2 | B(4) + 2.0 | B(4) – 0.2 | B(4) + 2.0 | ns |
Write | B(4) – 0.2 | B(4) + 2.0 | B(4) – 0.2 | B(4) + 2.0 | ||||
FA4 | td(csnV-oenIV) | Delay time, output chip select gpmc_csn[x](2) valid to output enable gpmc_oen invalid (Single read) | C(5) – 0.2 | C(5) + 2.0 | C(5) – 0.2 | C(5) + 2.0 | ns | |
FA9 | td(aV-csnV) | Delay time, output address gpmc_a[27:1] valid to output chip select gpmc_csn[x](2) valid | J(6) – 0.2 | J(6) + 2.0 | J(6) – 0.2 | J(6) + 2.0 | ns | |
FA10 | td(be[x]nV-csnV) | Delay time, output lower-byte enable and command latch enable gpmc_be0n_cle, output upper-byte enable gpmc_be1n valid to output chip select gpmc_csn[x](2) valid | J(6) – 0.2 | J(6) + 2.0 | J(6) – 0.2 | J(6) + 2.0 | ns | |
FA12 | td(csnV-advnV) | Delay time, output chip select gpmc_csn[x](2) valid to output address valid and address latch enable gpmc_advn_ale valid | K(7) – 0.2 | K(7) + 2.0 | K(7) – 0.2 | K(7) + 2.0 | ns | |
FA13 | td(csnV-oenV) | Delay time, output chip select gpmc_csn[x](2) valid to output enable gpmc_oen valid | L(8) – 0.2 | L(8) + 2.0 | L (8) – 0.2 | L(8) + 2.0 | ns | |
FA16 | tw(aIV) | Pulse durationm output address gpmc_a[26:1] invalid between 2 successive read and write accesses | G(9) | G(9) | ns | |||
FA18 | td(csnV-oenIV) | Delay time, output chip select gpmc_csn[x](2) valid to output enable gpmc_oen invalid (Burst read) | I(10) – 0.2 | I(10) + 2.0 | I(10) – 0.2 | I(10) + 2.0 | ns | |
FA20 | tw(aV) | Pulse duration, output address gpmc_a[27:1] valid — 2nd, 3rd, and 4th accesses | D(11) | D(11) | ns | |||
FA25 | td(csnV-wenV) | Delay time, output chip select gpmc_csn[x](2) valid to output write enable gpmc_wen valid | E(12) – 0.2 | E(12) + 2.0 | E(12) – 0.2 | E(12) + 2.0 | ns | |
FA27 | td(csnV-wenIV) | Delay time, output chip select gpmc_csn[x](2) valid to output write enable gpmc_wen invalid | F(13) – 0.2 | F(13) + 2.0 | F(13) – 0.2 | F(13) + 2.0 | ns | |
FA28 | td(wenV-dV) | Delay time, output write enable gpmc_ wen valid to output data gpmc_ad[15:0] valid | 2.8 | 5 | ns | |||
FA29 | td(dV-csnV) | Delay time, output data gpmc_ad[15:0] valid to output chip select gpmc_csn[x](2) valid | J(6) – 0.2 | J(6) + 2.8 | J(6) – 0.2 | J(6) + 2.8 | ns | |
FA37 | td(oenV-aIV) | Delay time, output enable gpmc_oen valid to output address gpmc_ad[15:0] phase end | 2.8 | 2.8 | ns |