ZHCSHP8B December 2017 – January 2019 AMIC120
PRODUCTION DATA.
NO. | OPP100 | OPP50 | UNIT | |||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
GNFI1 | Delay time, output data gpmc_ad[15:0] generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI2 | Delay time, input data gpmc_ad[15:0] capture from internal functional clock GPMC_FCLK(3) | 4.0 | 4.0 | ns | ||
GNFI3 | Delay time, output chip select gpmc_csn[x] generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI4 | Delay time, output address valid and address latch enable gpmc_advn_ale generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI5 | Delay time, output lower-byte enable and command latch enable gpmc_be0n_cle generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI6 | Delay time, output enable gpmc_oen generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI7 | Delay time, output write enable gpmc_wen generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
GNFI8 | Skew, functional clock GPMC_FCLK(3) | 100 | 100 | ps |