ZHCSHP8B December 2017 – January 2019 AMIC120
PRODUCTION DATA.
TI only supports board designs using LPDDR2 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the LPDDR2 memory interface are shown in Table 5-59 and Figure 5-78.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK) | Cycle time, DDR_CK and DDR_CKn | 7.52 | 3.76(1) | ns |