ZHCSHP8B December 2017 – January 2019 AMIC120
PRODUCTION DATA.
Device operating performance points (OPPs) are defined in Table 5-1, Table 5-2, and Table 5-3.
VDD_CORE OPP | VDD_CORE | DDR3/DDR3L(2) | LPDDR2(2) | L3 and L4 | ||
---|---|---|---|---|---|---|
MIN | NOM | MAX | ||||
OPP100 | 1.056 V | 1.100 V | 1.144 V | 400 MHz | 266 MHz | 200 MHz and
100 MHz |
OPP50 | 0.912 V | 0.950 V | 1 V | Not supported | 133 MHz | 100 MHz and
50 MHz |
VDD_MPU OPP | VDD_MPU | ARM (A9) | ||
---|---|---|---|---|
MIN | NOM | MAX | ||
OPP100 | 1.056 V | 1.100 V | 1.144 V | 300 MHz |
OPP50 | 0.912 V | 0.950 V | 1.000 V | 300 MHz |
VDD_CORE | VDD_MPU |
---|---|
OPP50 | OPP50 |
OPP100 | OPP50 |
OPP100 | OPP100 |