It is important to pay special attention to the
PCB layout. Figure 11-1 provides a sample layout for the high current paths of the BQ2416xx. A list of
layout guidelines follows.
- To obtain optimal performance, the power input
capacitors, connected from the PMID input to PGND, must be placed as close as
possible to the BQ2416xx
- Minimize the amount of inductance between BAT and the postive connection of the battery terminal. If a large parasitic board inductance on BAT is expected, increase the bypass capacitance on BAT.
- Place 4.7-µF input capacitor as close to PMID_
pin and PGND pin as possible to make high frequency current loop area as small
as possible. Place 1-µF input capacitor GNDs as close to the respective PMID cap
GND and PGND pins as possible to minimize the ground difference between the
input and PMID_.
- The traces from the input connector to the inputs
of the BQ2416xx should be as wide as possible to minimize the impedance in the
line. Although the VINDPM feature will allow operation from input sources having
high resistances(impedances), the BQ2416xx input pins (IN and USB) have been
optimized to connect to input sources with no more than 350 mΩ of input
resistance, including cables and PCB traces
- The local bypass capacitor from SYS to GND should be connected between the SYS pin and PGND of the IC. The intent is to minimize the current path loop area from the SW pin through the LC filter and back to the PGND pin.
- Place all decoupling capacitors close to their respective IC pins and as close as to PGND (do not place components such that routing interrupts power stage currents). All small control signals should be routed away from the high-current paths.
- The PCB should have a ground plane (return) connected directly to the return of all components through vias (two vias per capacitor for power-stage capacitors, one via per capacitor for small-signal components). It is also recommended to put vias inside the PGND pads for the IC, if possible. A star ground design approach is typically used to keep circuit block currents isolated (high-power/low-power small-signal) which reduces noise-coupling and ground-bounce issues. A single ground plane for this design gives good results. With this small layout and a single ground plane, there is no ground-bounce issue, and having the components segregated minimizes coupling between signals.
- The high-current charge paths into IN, USB, BAT, SYS and from the SW pins must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. The PGND pins should be connected to the ground plane to return current through the internal low-side FET.
- For high-current applications, the balls for the power paths should be connected to as much copper in the board as possible. This allows better thermal performance because the board conducts heat away from the IC.