ZHCSR27D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
Address | 0x0007 | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | AUX_SETTLE[1:0] | LPF_BB[2:0] | LPF_VCELL[2:0] | |||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
AUX_SETTLE[1:0] = | The AUXCELL configures the AUX CELL
settling time. Each AUXCELL has to wait for the anti-aliasing filter
(AAF) settling time in order to consider as a valid measurement.
These bits provide the option to use different AAF or bypass an AAF
to trade for a fast measurement. 00 = 4.3 ms 01 = 2.3 ms 10 = 1.3 ms 11 = Reserved |
|||||||
LPF_BB[2:0] = | Configures the post main SAR ADC low-pass filter cut-off frequency for BBP/N measurement. Same options as the LPF_VCELL[2:0]. | |||||||
LPF_VCELL[2:0] = | Configures the post ADC low-pass
filter cut-off frequency for VCELL measurement. 0x0 = 6.5 Hz (154 ms average) 0x1 = 13 Hz (77 ms average) 0x2 = 26 Hz (38 ms average) 0x3 = 53 Hz (19 ms average) 0x4 = 111 Hz (9 ms average) 0x5 = 240 Hz (4 ms average) 0x6 = 600 Hz (1.6 ms average) 0x7 = 240 Hz |