ZHCSR27D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
This register is the soft version of the NFAULT.
Address | 0x052D | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | FAULT_PROT | FAULT_ COMP_ADC | FAULT_OTP | FAULT_ COMM | FAULT_OTUT | FAULT_OVUV | FAULT_SYS | FAULT_PWR |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
FAULT_PROT = | This bit is set if [MSK_PROT]
= 0 and any of the FAULT_PROT1 or FAULT_PROT2 register
bits is set. 0 = No protector (OVUV, OTUT comparators) fault. 1 = Protector fault is detected |
|||||||
FAULT_COMP_ADC = | This bit is set if [MSK_COMP]
= 0 and any of the
following registers is set:
1 = ADC comparison fault is detected. |
|||||||
FAULT_OTP = | This bit is set if [MSK_OTP]
= 0 and any of the FAULT_OTP register bits is set. 0 = No OTP-related fault detected or OTP faults are masked. 1 = OTP-related fault is detected. |
|||||||
FAULT_COMM = | This bit is set if any of the
following is true:
1 = UART, VIF, or UT fault is detected. |
|||||||
FAULT_OTUT = | This bit is set if any of the
following is true:
1 = OT or UT fault is detected |
|||||||
FAULT_OVUV = | This bit is set if any of the
following is true:
1 = OV or UV fault is detected. |
|||||||
FAULT_SYS = | This bit is set if [MSK_SYS]
= 0 and any of the FAULT_SYS register bits is set. 0 = No system related fault detected or system faults are masked. 1 = System related fault is detected. |
|||||||
FAULT_PWR = | This bit is set if [MSK_PWR]
= 0 and any of the FAULT_PWR1 to FAULT_PWR3 register
bits is set. 0 = No power rail related fault is detected or power rail faults are masked. 1 = Power rail related fault is detected. |