ZHCSR27D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
Register Name | Addr Hex | RW Type | Reset Value | Data | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |||||||
DIR0_ADDR_OTP | 0 | NVM | HW Reset Default = 0x00 Factory Configuration Default = 0x01 |
SPARE[1:0] | ADDRESS[5:0] | |||||||||
DIR1_ADDR_OTP | 1 | NVM | HW Reset Default = 0x00 Factory Configuration Default = 0x01 |
SPARE[1:0] | ADDRESS[5:0] | |||||||||
DEV_CONF | 2 | NVM | 0x54 | RSVD | NO_ADJ _CB | MULTI DROP _EN | FCOMM _EN | TWO_ STOP _EN | NFAULT _EN | FTONE _EN | HB_EN | |||
ACTIVE_CELL | 3 | NVM | HW Reset Default = 0x00 Factory Configuration Default = 0x0A |
SPARE[3:0] | NUM_CELL[3:0] | |||||||||
OTP_SPARE15 | 4 | NVM | 0x00 | SPARE[7:0] | ||||||||||
BBVC_POSN1 | 5 | NVM | 0x00 | CELL16 | CELL15 | CELL14 | CELL13 | CELL12 | CELL11 | CELL10 | CELL9 | |||
BBVC_POSN2 | 6 | NVM | 0x00 | CELL8 | CELL7 | CELL6 | CELL5 | CELL4 | CELL3 | CELL2 | CELL1 | |||
ADC_CONF1 | 7 | NVM | 0x00 | AUX_SETTLE[1:0] | LPF_BB[2:0] | LPF_VCELL[2:0] | ||||||||
ADC_CONF2 | 8 | NVM | 0x00 | SPARE[1:0] | ADC_DLY[5:0] | |||||||||
OV_THRESH | 9 | NVM | 0x3F | SPARE | SPARE | OV_THR[5:0] | ||||||||
UV_THRESH | A | NVM | 0x00 | SPARE | SPARE | UV_THR[5:0] | ||||||||
OTUT_THRESH | B | NVM | 0xE0 | UT_THR[2:0] | OT_THR[4:0] | |||||||||
UV_DISABLE1 | C | NVM | 0x00 | CELL16 | CELL15 | CELL14 | CELL13 | CELL12 | CELL11 | CELL10 | CELL9 | |||
UV_DISABLE2 | D | NVM | 0x00 | CELL8 | CELL7 | CELL6 | CELL5 | CELL4 | CELL3 | CELL2 | CELL1 | |||
GPIO_CONF1 | E | NVM | 0x00 | FAULT_ IN_EN | SPI_EN | GPIO2[2:0] | GPIO1[2:0] | |||||||
GPIO_CONF2 | F | NVM | 0x00 | SPARE | SPARE | GPIO4[2:0] | GPIO3[2:0] | |||||||
GPIO_CONF3 | 10 | NVM | 0x00 | SPARE[1:0] | GPIO6[2:0] | GPIO5[2:0] | ||||||||
GPIO_CONF4 | 11 | NVM | 0x00 | SPARE[1:0] | GPIO8[2:0] | GPIO7[2:0] | ||||||||
OTP_SPARE14 | 12 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE13 | 13 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE12 | 14 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE11 | 15 | NVM | 0x00 | SPARE[7:0] | ||||||||||
FAULT_MSK1 | 16 | NVM | 0x00 | MSK_ PROT | MSK_UT | MSK_OT | MSK_UV | MSK_OV | MSK_ COMP | MSK_ SYS | MSK_ PWR | |||
FAULT_MSK2 | 17 | NVM | 0x00 | SPARE[1] | MSK_ OTP_ CRC | MSK_ OTP_ DATA | MSK_ COMM3 _FCOMM | MSK_ COMM3 _FTONE | MSK_ COMM3 _HB | MSK_ COMM2 | MSK_ COMM1 | |||
PWR_TRANSIT_CONF | 18 | NVM | HW Reset Default = 0x18 Factory Configuration Default = 0x10 |
SPARE[2:0] | TWARN_THR[1:0] | SLP_TIME[2:0] | ||||||||
COMM_TIMEOUT_CONF | 19 | NVM | 0x00 | SPARE | CTS_TIME[2:0] | CTL_ ACT | CTL_TIME[2:0] | |||||||
TX_HOLD_OFF | 1A | NVM | 0x00 | DLY[7:0] | ||||||||||
MAIN_ADC_CAL1 | 1B | NVM | 0x00 | GAINL[7:0] | ||||||||||
MAIN_ADC_CAL2 | 1C | NVM | 0x00 | GAINH | OFFSET[6:0] | |||||||||
AUX_ADC_CAL1 | 1D | NVM | 0x00 | GAINL[7:0] | ||||||||||
AUX_ADC_CAL2 | 1E | NVM | 0x00 | GAINH | OFFSET[6:0] | |||||||||
OTP_RSVD1F | 1F | NVM | 0x00 | INTERNAL USE. DO NOT WRITE TO THIS ADDRESS | ||||||||||
OTP_RSVD20 | 20 | NVM | 0x00 | INTERNAL USE. DO NOT WRITE TO THIS ADDRESS | ||||||||||
CUST_MISC1 through CUST_MISC8 | 21 | NVM | 0x00 | DATA[7:0] | ||||||||||
22 | NVM | 0x00 | DATA[7:0] | |||||||||||
23 | NVM | 0x00 | DATA[7:0] | |||||||||||
24 | NVM | 0x00 | DATA[7:0] | |||||||||||
25 | NVM | 0x00 | DATA[7:0] | |||||||||||
26 | NVM | 0x00 | DATA[7:0] | |||||||||||
27 | NVM | 0x00 | DATA[7:0] | |||||||||||
28 | NVM | 0x00 | DATA[7:0] | |||||||||||
STACK_RESPONSE | 29 | NVM | 0x00 | SPARE[1:0] | DELAY[5:0] | |||||||||
BBP_LOC | 2A | NVM | 0x00 | SPARE[2:0] | LOC[4:0] | |||||||||
OTP_RSVD2B | 2B | NVM | 0x00 | INTERNAL USE. DO NOT WRITE TO THIS ADDRESS | ||||||||||
OTP_SPARE10 | 2C | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE9 | 2D | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE8 | 2E | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE7 | 2F | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE6 | 30 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE5 | 31 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE4 | 32 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE3 | 33 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE2 | 34 | NVM | 0x00 | SPARE[7:0] | ||||||||||
OTP_SPARE1 | 35 | NVM | 0x00 | SPARE[7:0] | ||||||||||
CUST_CRC_HI | 36 | NVM | HW Reset Default = 0x57 Factory Configuration Default = 0x31 |
CRC[7:0] | ||||||||||
CUST_CRC_LO | 37 | NVM | HW Reset Default = 0x89 Factory Configuration Default = 0xF3 |
CRC[7:0] |