ZHCSTD7A December 2021 – November 2023 BQ79631-Q1
PRODUCTION DATA
Address | 0x0535 | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | DED_DET | SEC_DET | CUST_CRC | FACT_CRC | CUSTLDERR | FACTLDERR | GBLOVERR |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
DED_DET = | Indicates a DED error has occurred during the OTP load. (Unknown during encoding) 0 = No fault 1 = Fault | |||||||
SEC_DET = | Indicates a SEC error has occurred during the OTP load. (Unknown during encoding) 0 = No fault 1 = Fault | |||||||
CUST_CRC = | Indicates a CRC error has occurred in the customer register space. 0 = No fault 1 = Fault | |||||||
FACT_CRC = | Indicates a CRC error has occurred in the factory register space. 0 = No fault 1 = Fault | |||||||
CUSTLDERR = | Indicates errors during the customer space OTP load process. Read OTP_CUST1_STAT and OTP_CUST2_STAT registers for the specific error condition. This error bit is set if one of the following is true:
Writing [RST_OTP_DATA] = 1 does not reset this bit. To recheck this error, a device reset or HW_RESET is needed. 0 = No fault 1 = Fault | |||||||
FACTLDERR = | Indicates errors during the factory space OTP load process. This error bit is set if one of the following is true:
Writing [RST_OTP_DATA] = 1 does not reset this bit. To recheck this error, a device reset or HW_RESET is needed. 0 = No fault 1 = Fault | |||||||
GBLOVERR = | Indicates that on overvoltage error is detected on one of the OTP pages. Read OTP_CUST1_STAT and OTP_CUST2_STAT registers to determine the specific page(s). Information received from the device with this error must not be considered reliable. Writing [RST_OTP_DATA] = 1 does not reset this bit. To clear this bit, a device reset or HW_RESET is needed. Repeat the programming procedure on a different page (if available) will force the device to re-evaluate the condition. 0 = No fault 1 = Fault |