ZHCSTD7A December 2021 – November 2023 BQ79631-Q1
PRODUCTION DATA
The device monitors multiple types of faults such as:
Each bit in the FAULT_SUMMARY register represents a group of faults which are stored in one or more lower level fault registers. The FAULT_SUMMARY register represents the highest hierarchy level of fault status detected by the device. Host system can periodically poll the FAULT_SUMMARY register to check the fault status and only read the lower level fault registers if needed (for example, if FAULT_SUMMARY[FAULT_OVUV] = 1, host can read FAULT_OV1/2 and FAULT_UV1/2 registers to determine which VS channel triggered the fault).
Table 8-23 shows which lower level register corresponds to the FAULT_SUMMARY register bit. The description of the register is covered in the Section 8.5.
FAULT_SUMMARY Bit Name | FAULT_PROT | FAULT_COMP_ADC | FAULT_OTP | FAULT_COMM | FAULT_OVUV | FAULT_SYS | FAULT_PWR |
---|---|---|---|---|---|---|---|
Lower level register name | FAULT_PROT1 | FAULT_COMP_GPIO | FAULT_OTP(1) | FAULT_ COMM1(1) | FAULT_OV1 | FAULT_SYS | FAULT_PWR1 |
FAULT_PROT2 | FAULT_COMP_VSAUX1 | FAULT_ COMM2(1) | FAULT_OV2 | FAULT_PWR2 | |||
FAULT_COMP_VSAUX2 | FAULT_ COMM3 | FAULT_UV1 | FAULT_PWR3 | ||||
FAULT_COMP_VSOW1 | FAULT_UV2 | ||||||
FAULT_COMP_VSOW2 | |||||||
FAULT_COMP_AUXOW1 | |||||||
FAULT_COMP_AUXOW2 | |||||||
FAULT_COMP_MISC |