ZHCSTD7A December 2021 – November 2023 BQ79631-Q1
PRODUCTION DATA
Address | 0x0010 | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | SPARE[1:0] | GPIO6[2:0] | GPIO5[2:0] | |||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
SPARE[1:0] = | Spare | |||||||
GPIO6[2:0] = | Configures GPIO6. If [SPI_EN] = 1, these configuration
bits are ignored and the pin is used as MOSI for SPI master. See
Section 8.3.5.1.7 for details. 000 = As disabled, high-Z 001 = RSVDs 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pullup enabled 111 = As ADC input and weak pulldown enabled. | |||||||
GPIO5[2:0] = | Configures GPIO5. If [SPI_EN] = 1, these configuration
bits are ignored and the pin is used as MISO for SPI master. See
Section 8.3.5.1.7 for details. 000 = As disabled, high-Z 001 = RSVD 010 = As ADC only input 011 = As digital input 100 = As output high 101 = As output low 110 = As ADC input and weak pullup enabled 111 = As ADC input and weak pulldown enabled. |