SWRS045F January 2006 – November 2018 CC1021
PRODUCTION DATA.
If calibration has been performed, the PLL lock time is the time needed for the PLL to lock to the desired frequency when going from RX to TX mode or vice versa. The PLL lock time depends on the PLL loop filter bandwidth. Table 5-13 gives the PLL lock time for different PLL loop filter bandwidths.
LOOP
FILTER NO. |
C6
[nF] |
C7
[pF] |
C8
[pF] |
R2
[kΩ] |
R3
[kΩ] |
PLL LOCK TIME [µs] | COMMENT | ||
---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | |||||||
1 | 56 | 2200 | 560 | 3.3 | 10 | 400 | 140
(50 kHz) |
490 | Up to 9.6 kBaud data rate
±5 kHz settling accuracy |
2 | 15 | 560 | 150 | 5.6 | 18 | 140 | 70
(100 kHz) |
230 | Up to 19.2 kBaud data rate
±10 kHz settling accuracy |
3 | 3.9 | 120 | 33 | 12 | 39 | 75 | 50
(150 kHz) |
180 | Up to 38.4 kBaud data rate
±15 kHz settling accuracy |
4 | 1.0 | 27 | 3.3 | 27 | 82 | 30 | 15
(200 kHz) |
55 | Up to 76.8 kBaud data rate
±20 kHz settling accuracy |
5 | 0.2 | 1.5 | — | 47 | 150 | 14 | 14
(500 kHz) |
28 | Up to 153.6 kBaud data rate
±50 kHz settling accuracy |