ZHCSJU5B February 2019 – May 2021 CC3135
PRODUCTION DATA
FUNCTION | SIGNAL NAME | PIN NO. |
PIN TYPE |
SIGNAL DIRECTION | DESCRIPTION |
---|---|---|---|---|---|
Antenna selection | DIO10 | 1 | I/O | O | Antenna selection control |
DIO12 | 3 | I/O | O | ||
DIO13 | 4 | I/O | O | ||
DIO23 | 16 | I/O | O | ||
DIO24 | 17 | I/O | O | ||
DIO28 | 18(1) | I/O | O | ||
DIO29 | 20 | I/O | O | ||
DIO25 | 21 | O | O | ||
DIO31 | 45(1) | I/O | O | ||
DIO32 | 52(1) | I/O | O | ||
DIO30 | 53(1) | I/O | O | ||
DIO3 | 58 | I/O | O | ||
DIO4 | 59 | I/O | O | ||
DIO5 | 60 | I/O | O | ||
DIO8 | 63 | I/O | O | ||
DIO9 | 64 | I/O | O | ||
BLE/2.4 GHz Radio coexistence | DIO10 | 1 | I/O | I/O | Coexistence inputs and outputs |
DIO12 | 3 | I/O | I/O | ||
DIO13 | 4 | I/O | I/O | ||
DIO23 | 16 | I/O | I/O | ||
DIO24 | 17 | I/O | I/O | ||
DIO28 | 18(1) | I/O | I/O | ||
DIO29 | 20 | I/O | I/O | ||
DIO25 | 21 | O | O | ||
DIO31 | 45(1) | I/O | I/O | ||
DIO32 | 52(1) | I/O | I/O | ||
DIO30 | 53(1) | I/O | I/O | ||
DIO3 | 58 | I/O | I/O | ||
DIO4 | 59 | I/O | I/O | ||
DIO5 | 60 | I/O | I/O | ||
DIO8 | 63 | I/O | I/O | ||
DIO9 | 64 | I/O | I/O | ||
Clock | WLAN_XTAL_N | 22 | — | — | 40-MHz crystal; pull down if external TCXO is used |
WLAN_XTAL_P | 23 | — | — | 40-MHz crystal or TCXO clock input | |
RTC_XTAL_P | 51 | — | — | Connect 32.768-kHz crystal or force external CMOS level clock | |
RTC_XTAL_N | 52 | — | — | Connect 32.768-kHz crystal or connect 100-kΩ resistor to supply voltage | |
Hostless Mode | DIO10 | 1 | I/O | I/O | Hostless mode inputs and outputs |
DIO12 | 3 | I/O | I/O | ||
DIO13 | 4 | I/O | I/O | ||
DIO23 | 16 | I/O | I/O | ||
DIO24 | 17 | I/O | I/O | ||
DIO28 | 18(1) | I/O | I/O | ||
DIO29 | 20 | I/O | I/O | ||
DIO25 | 21 | O | O | ||
DIO31 | 45(1) | I/O | I/O | ||
DIO32 | 52(1) | I/O | I/O | ||
DIO30 | 53(1) | I/O | I/O | ||
DIO3 | 58 | I/O | I/O | ||
DIO4 | 59 | I/O | I/O | ||
DIO5 | 60 | I/O | I/O | ||
DIO8 | 63 | I/O | I/O | ||
DIO9 | 64 | I/O | I/O | ||
Power | VDD_DIG1 | 9 | — | — | Internal digital core voltage |
VIN_IO1 | 10 | — | — | Device supply voltage (VBAT) | |
VDD_PLL | 24 | — | — | Internal analog voltage | |
LDO_IN2 | 25 | — | — | Internal analog RF supply from analog DC/DC output | |
VDD_PA_IN | 33 | — | — | Internal PA supply voltage from PA DC/DC output | |
LDO_IN1 | 36 | — | — | Internal analog RF supply from analog DC/DC output | |
VIN_DCDC_ANA | 37 | — | — | Analog DC/DC input (connected to device input supply [VBAT]) | |
DCDC_ANA_SW | 38 | — | — | Internal analog DC/DC switching node | |
VIN_DCDC_PA | 39 | — | — | PA DC/DC input (connected to device input supply [VBAT]) | |
DCDC_PA_SW_P | 40 | — | — | Internal PA DC/DC switching node | |
DCDC_PA_SW_N | 41 | — | — | Internal PA DC/DC switching node | |
DCDC_PA_OUT | 42 | — | — | Internal PA buck converter output | |
DCDC_DIG_SW | 43 | — | — | Internal digital DC/DC switching node | |
VIN_DCDC_DIG | 44 | — | — | Digital DC/DC input (connected to device input supply [VBAT]) | |
DCDC_ANA2_SW_P | 45 | — | — | Analog to DC/DC converter +ve switching node | |
DCDC_ANA2_SW_N | 46 | — | — | Internal analog to DC/DC converter –ve switching node | |
VDD_ANA2 | 47 | — | — | Internal analog to DC/DC output | |
VDD_ANA1 | 48 | — | — | Internal analog supply fed by ANA2 DC/DC output | |
VDD_RAM | 49 | — | — | Internal SRAM LDO output | |
VIN_IO2 | 54 | — | — | Device supply voltage (VBAT) | |
VDD_DIG2 | 56 | — | — | Internal digital core voltage | |
HOST SPI | HOST_SPI_CLK | 5 | I/O | I | Host SPI clock input |
HOST_SPI_MOSI | 6 | I/O | I | Data from Host | |
HOST_SPI_MISO | 8 | I/O | O | Data to Host | |
HOST_SPI_nCS | 7 | I/O | I | Device select (active low) | |
FLASH SPI | FLASH_SPI_CLK | 11 | O | O | Clock to SPI serial flash (fixed default) |
FLASH_SPI_DOUT | 12 | O | O | Data to SPI serial flash (fixed default) | |
FLASH_SPI_DIN | 13 | I | I | Data from SPI serial flash (fixed default) | |
FLASH_SPI_CS | 14 | O | O | Device select to SPI serial flash (fixed default) | |
UART | UART1_nRTS | 50 | I/O | O | UART1 request-to-send (active low) |
UART1_TX | 55 | I/O | I | UART TX data | |
UART1_RX | 57 | I/O | O | UART RX data | |
UART1_nCTS | 61 | I/O | I | UART1 clear-to-send (active low) | |
Sense-On-Power | SOP2 | 21(2) | O | I | Sense-on-power 2 |
SOP1 | 34 | I | I | Configuration sense-on-power 1 | |
SOP0 | 35 | I | I | Configuration sense-on-power 0 | |
Reset | nRESET | 32 | I | I | Global master device reset (active low) |
nHIB | nHIB | 2 | I | I | Hibernate signal input to the NWP subsystem (active low) |
RF | A_RX | 27 | I | I | WLAN analog A-band receive |
A_TX | 28 | O | O | WLAN analog A-band transmit | |
RF_BG | 31 | I/O | I/O | WLAN analog RF 802.11 b/g bands | |
Test Port | TEST_58 | 58 | O | O | Test Signal |
TEST_59 | 59 | I | I | Test Signal | |
TEST_60 | 60 | O | O | Test Signal | |
TEST_62 | 62 | O | O | Test Signal |