ZHCSKG8A November 2019 – February 2020 CDCDB2000
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
SMBUS-COMPATIBLE INTERFACE TIMING | ||||||
fSMB | SMBus operating frequency | 10 | 100 | kHz | ||
tBUF | Bus free time between STOP and START | 4.7 | µs | |||
tHD_STA | START condition hold time | 4 | ||||
tSU_STA | START condition setup time | 4.7 | ||||
tSU_STO | STOP condition setup time | 4 | ||||
tHD_DAT | SMBDAT hold time | 300 | ns | |||
tSU_DAT | SMBDAT setup time | 250 | ||||
tTIMEOUT | Detect SMBCLK low timeout | 25 | 35 | ms | ||
tLOW | SMBCLK low period | 4.7 | µs | |||
tHIGH | SMBCLK high period | 4 | 50 | |||
tLOW_SL | Cumulative clock low extend time | 25 | ms | |||
tF | SMBCLK/SMBDAT fall time(1) | 300 | ns | |||
tR | SMBCLK/SMBDAT rise time(2) | 1000 | ||||
SIDE-BAND INTERFACE TIMING | ||||||
tPERIOD | Clock period | 40 | ns | |||
tSETUP | Setup time to clock | 25 | ||||
tDSU | Data set up time | 10 | ||||
tDHOLD | Data hold time | 5 | ||||
tDELAY | Delay time | 25 | ||||
tPDLY | Propagation delay | 4 | 10 | CLK periods | ||
tSLEW | Clock slew rate | 20% - 80% | 0.2 | 3 | V/ns |