SCAS862G November 2008 – July 2016 CDCE62005
PRODUCTION DATA.
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO, | ||
VCC_OUT | 8, 11, 18, 21, 26, 29, 32 |
Power | 3.3-V Supply for the Output Buffers and Output Dividers |
VCC_AUXOUT | 15 | Power | 3.3-V to Power the AUX_OUT circuitry |
VCC1_PLL | 5 | A. Power | 3.3-V PLL Supply Voltage for the PLL circuitry. (Filter Required) |
VCC2_PLL | 39, 42 | A. Power | 3.3-V PLL Supply Voltage for the PLL circuitry. (Filter Required) |
VCC_VCO | 34, 35 | A. Power | 3.3-V VCO Input Buffer and Circuitry Supply Voltage. (Filter Required) |
VCC_IN_PRI | 47 | A. Power | 3.3-V References Input Buffer and Circuitry Supply Voltage. |
VCC_IN_SEC | 1 | A. Power | 3.3-V References Input Buffer and Circuitry Supply Voltage. |
VCC_AUXIN | 44 | A. Power | 3.3-V Crystal Oscillator Input Circuitry. |
GND_VCO | 36 | Ground | Ground that connects to VCO Ground. (VCO_GND is shorted to GND) |
GND | PAD | Ground | Ground is on Thermal PAD. See Layout recommendation |
SPI_MISO | 22 | O | 3-state LVCMOS Output that is enabled when SPI_LE is asserted low. It is the serial Data Output to the SPI bus interface |
SPI_LE | 25 | I | LVCMOS input, control Latch Enable for Serial Programmable Interface (SPI), with Hysteresis in SPI Mode. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level 1. The SPI_LE status also impacts whether the device loads the EEPROM into the device registers at power up. SPI_LE has to be logic 1 before the Power_Down pin toggles low-to-high in order for the EEPROM to load properly. |
SPI_CLK | 24 | I | LVCMOS input, serial Control Clock Input for the SPI bus interface, with Hysteresis. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level 1. |
SPI_MOSI | 23 | I | LVCMOS input, Master Out Slave In as a serial Control Data Input to CDCE62005 for the SPI bus interface. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level 1. |
TEST_MODE | 33 | I | This pin should be tied high or left unconnected. |
REF_SEL | 31 | I | If Auto Reference Select Mode is OFF this Pin acts as External Input Reference Select Pin; The REF_SEL signal selects one of the two input clocks: REF_SEL [1]: PRI_REF is selected; REF_SEL [0]: SEC_REF is selected; The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level 1. If Auto Reference Select Mode in ON (for example, EECLKSEL bit -- Register 5 Bit 5 -- is 1 ), then REF_SEL pin input setting is ignored. |
Power_Down | 12 | I | Active Low. Power down mode can be activated via this pin. See Table 4 for more details. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level 1. SPI_LE has to be HIGH in order for the rising edge of Power_Down signal to load the EEPROM. |
SYNC | 14 | I | Active Low. Sync mode can be activated via this pin. See Table 4 for more details. The input has an internal 150-kΩ, pull-up resistor if left unconnected it will default to logic level 1. |
AUX IN | 43 | I | Auxiliary Input is a single ended input including an on-board oscillator circuit so that a crystal may be connected. |
AUX OUT | 13 | O | Auxiliary Output LVCMOS level that can be programmed via SPI interface to be driven by Output 2 or Output 3. |
PRI_REF+ | 45 | I | Universal Input Buffer (LVPECL, LVDS, LVCMOS) positive input for the Primary Reference Clock. |
PRI_REF– | 46 | I | Universal Input Buffer (LVPECL, LVDS) negative input for the Primary Reference Clock. In case of LVCMOS input on PRI_REF+, connect this pin through 1-kΩ resistor to GND. |
SEC_REF+ | 3 | I | Universal Input Buffer (LVPECL, LVDS, LVCMOS) positive input for the Secondary Reference Clock. |
SEC_REF– | 2 | I | Universal Input Buffer (LVPECL, LVDS,) negative input for the Secondary Reference Clock. In case of LVCMOS input on SEC_REF+, connect this pin through 1-kΩ resistor to GND. |
TESTOUTA | 30 | Analog | Reserved. Pull Down to GND Via a 1-kΩ Resistor. |
REG_CAP1 | 4 | Analog | Capacitor for the internal Regulator. Connect to a 10-µF Capacitor (X5R or X7R) |
REG_CAP2 | 38 | Analog | Capacitor for the internal Regulator. Connect to a 10-µF Capacitor (X5R or X7R) |
VBB | 48 | Analog | Capacitor for the internal termination Voltage. Connect to a 1-µF Capacitor (X5R or X7R) |
EXT_LFP | 40 | Analog | External Loop Filter Input Positive |
EXT_LFN | 41 | Analog | External Loop Filter Input Negative. |
PLL_LOCK | 37 | O | Output that indicates PLL Lock Status. See Figure 31. |
U0P:U0N U1P:U1N U2P:U2N U3P:U3N U4P:U4N |
27, 28 19, 20 16,17 9, 10 6, 7 |
O | The Main outputs of CDCE62005 are user definable and can be any combination of up to 5 LVPECL outputs, 5 LVDS outputs or up to 10 LVCMOS outputs. The outputs are selectable via SPI interface. The power-up setting is EEPROM configurable. |