ZHCS065G March 2011 – January 2024 DAC3482
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
LVDS INPUTS: D[15:0]P/N, DATACLKP/N, FRAMEP/N, SYNCP/N, PARITYP/N(1) | ||||||||
VA,B+ | Logic high differential input voltage threshold | 200 | mV | |||||
VA,B– | Logic low differential input voltage threshold | –200 | mV | |||||
VCOM | Input common mode | 1.0 | 1.2 | 1.6 | V | |||
ZT | Internal termination | 85 | 110 | 135 | Ω | |||
CL | LVDS Input capacitance | 2 | pF | |||||
fINTERL | Interleaved LVDS data transfer rate | 1250 | MSPS | |||||
fDATA | Input data rate | Word-wide interface mode | 625 | MSPS | ||||
Byte-wide interface mode | 312.5 | |||||||
CLOCK INPUT (DACCLKP/N) | ||||||||
Differential voltage(2) | |DACCLKP - DACCLKN| | 0.4 | 0.8 | V | ||||
Internally biased common-mode voltage | 0.2 | V | ||||||
Single-ended input level(3) | –0.4 | V | ||||||
OUTPUT STROBE (OSTRP/N) | ||||||||
Differential voltage | |OSTRP – OSTRN| | 0.4 | 0.8 | V | ||||
Internally biased common-mode voltage | 0.2 | V | ||||||
Single-ended input level(3) | –0.4 | V | ||||||
CMOS INTERFACE: ALARM, SDO, SDIO, SCLK, SDENB, SLEEP, RESETB, TXENABLE | ||||||||
VIH | High-level input voltage | 2 | V | |||||
VIL | Low-level input voltage | 0.8 | V | |||||
IIH | High-level input current | -40 | 40 | µA | ||||
IIL | Low-level input current | -40 | 40 | µA | ||||
CI | CMOS input capacitance | 2 | pF | |||||
VOH | ALARM, SDO, SDIO | Iload = –100μA | IOVDD – 0.2 | V | ||||
Iload = –2mA | 0.8 x IOVDD | V | ||||||
VOL | ALARM, SDO, SDIO | Iload = 100μA | 0.2 | V | ||||
Iload = 2mA | 0.5 | V |