15:9 |
Reserved |
W0C |
0000000 |
Reserved |
8 |
ALM_SYSRPHASE4 |
W0C |
0 |
If high the sysrefphase4
state has been observed in the sysrefalign logic at least once since
the last sysrefalign sync. |
7 |
ALM_SYSRPHASE3 |
W0C |
0 |
If high the sysrefphase3
state has been observed in the sysrefalign logic at least once since
the last sysrefalign sync. |
6 |
ALM_SYSRPHASE2 |
W0C |
0 |
If high the sysrefphase2
state has been observed in the sysrefalign logic at least once since
the last sysrefalign sync. |
5 |
ALM_SYSRPHASE1 |
W0C |
0 |
If high the sysrefphase1
state has been observed in the sysrefalign logic at least once since
the last sysrefalign sync. |
4 |
ALM_ALIGN_TO_R3 |
W0C |
0 |
If high the align_to_r3 state
has been observed in the sysrefalign logic at least once since the
last sysrefalign sync. TI Internal use only. |
3 |
ALM_ALIGN_TO_R1 |
W0C |
0 |
If high the align_to_r1 state
has been observed in the sysrefalign logic at least once since the
last sysrefalign sync. TI Internal use only. |
2 |
ALM_SD0_PLL |
W0C |
0 |
Driven high if the PLL in the
Serdes 0 block goes out of lock. A false alarm is generated at
startup when the PLL is locking. User will have to reset this bit
after start to monitor accurately. |
1 |
ALM_SD1_PLL |
W0C |
0 |
Driven high if the PLL in the
Serdes 1 block goes out of lock. A false alarm is generated at
startup when the PLL is locking. User will have to reset this bit
after start to monitor accurately. |
0 |
PLL_LOCK |
W0C |
0 |
Asserted when PLL is
unlocked. |