ZHCSFZ0D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
RW | RW | RW | RW | RW | RW | RW | RW |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RW | RW | RW | RW | RW | RW | RW | RW |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | SPI_RESET | RW | 0 | This will reset all the SPI registers once programmed. |
14 | ALM_OUT_POL | RW | 1 | Changes the polarity of the alarm output. 0= active low 1= active high |
13 | ALM_OUT_ENA | RW | 0 | Turn on the alarm pin |
12 | SYSCLK_ENA | RW | 1 | Turns on the dividers for the SYSCLK to the Fusefarm |
11 | AUTOLOAD_TRIG | RW | 1 | Causes a Fuse AUTOLOAD to be executed. |
10:7 | Reserved | RW | 0000 | Reserved |
6 | ONE_DAC_ONLY | RW | 0 | When set high only the SLICE0 is available. |
5 | ONE_LINK_ONLY | RW | 0 | This needs to be set high when a single link setup is being programmed to get the correct TXENABLE signal generation |
4:2 | Reserved | RW | 000 | Reserved |
1 | INIT_SLICE1 | RW | 1 | Puts the multi-DAC2 JESD into initialization state |
0 | INIT_SLICE0 | RW | 1 | Puts the multi-DAC1 JESD into initialization state |