ZHCSFZ0D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
Address | Reset | Acronym | Register Name | Section |
---|---|---|---|---|
General Configuration Registers (PAGE_SET[2:0] = 000) | ||||
0x00 | 0x5803 | RESET_CONFIG | Chip Reset and Configuration | 7.5.1 |
0x01 | 0x1800 | IO_CONFIG | IO Configuration | 7.5.2 |
0x02 | 0xFFFF | ALM_SD_MASK | Lane Signal Detect Alarm Mask | 7.5.3 |
0x03 | 0xFFFF | ALM_CLK_MASK | Clock Alarms Mask | 7.5.4 |
0x04 | variable(1) | ALM_SD_DET | SERDES Loss of Signal Detection Alarms | 7.5.5 |
0x05 | variable(1) | ALM_SYSREF_DET | SYSREF Alignment Circuit Alarms | 7.5.6 |
0x06 | variable(1) | TEMP_PLLVOLT | Temperature Sensor and PLL Loop Voltage | 7.5.7 |
0x07-0x08 | 0x0000 | Reserved | Reserved | |
0x09 | 0x0000 | PAGE_SET | Page Set | 7.5.8 |
0x0A-0x77 | 0x0000 | Reserved | Reserved | |
0x78 | 0x0000 | SYSREF_ALIGN_R | SYSERF Align to r1 and r3 Count | 7.5.9 |
0x79 | 0x0000 | SYSREF12_CNT | SYSREF Phase Count 1 and 2 | 7.5.10 |
0x7A | 0x0000 | SYSREF34_CNT | SYSREF Phase Count 3 and 4 | 7.5.11 |
0x7B-0x7E | 0x0000 | Reserved | Reserved | |
0x7F | variable | VENDOR_VER | Vendor ID and Chip Version | 7.5.12 |
Multi-DUC Configuration Registers (PAGE_SET[0] = 1 for multi-DUC1, PAGE_SET[1] = 1 for multi-DUC2) | ||||
0x0A | 0x02B0 | MULTIDUC_CFG1 | Multi-DUC Configuration (PAP, Interpolation) | 7.5.13 |
0x0B | 0x0000 | Reserved | Reserved | |
0x0C | 0x2402 | MULTIDUC_CFG2 | Multi-DUC Configuration (Mixers) | 7.5.14 |
0x0D | 0x8000 | JESD_FIFO | JESD FIFO Control | 7.5.15 |
0x0E | 0x00FF | ALM_MASK1 | Alarm Mask 1 | 7.5.16 |
0x0F | 0xFFFF | ALM_MASK2 | Alarm Mask 2 | 7.5.17 |
0x10 | 0xFFFF | ALM_MASK3 | Alarm Mask 3 | 7.5.18 |
0x11 | 0xFFFF | ALM_MASK4 | Alarm Mask 4 | 7.5.19 |
0x12 | 0x0000 | JESD_LN_SKEW | JESD Lane Skew | 7.5.20 |
0x13-0x16 | 0x0000 | Reserved | Reserved | |
0x17 | 0x0000 | CMIX | CMIX Configuration | 7.5.21 |
0x18 | 0x0000 | Reserved | Reserved | |
0x19 | 0x0000 | OUTSUM | Output Summation and Delay | 7.5.22 |
0x1A-0x1B | 0x0000 | Reserved | Reserved | |
0x1C | 0x0000 | PHASE_NCOAB | Phase offset for AB path NCO | 7.5.23 |
0x1D | 0x0000 | PHASE_NCOCD | Phase offset for CD path NCO | 7.5.24 |
0x1E-0x20 | 0x0000 | FREQ_NCOAB | Frequency for AB path NCO | 7.5.25 |
0x21-0x23 | 0x0000 | FREQ_NCOCD | Frequency for CD path NCO | 7.5.26 |
0x24 | 0x0010 | SYSREF_CLKDIV | SYSREF Use for Clock Divider | 7.5.27 |
0x25 | 0x7700 | SERDES_CLK | Serdes Clock Control | 7.5.28 |
0x26 | 0x0000 | Reserved | Reserved | |
0x27 | 0x1144 | SYNCSEL1 | Sync Source Selection | 7.5.29 |
0x28 | 0x0000 | SYNCSEL2 | Sync Source Selection | 7.5.30 |
0x29 | 0x0000 | PAP_GAIN_AB | PAP path AB Gain Attenuation Step | 7.5.31 |
0x2A | 0x0000 | PAP_WAIT_AB | PAP path AB Wait Time at Gain = 0 | 7.5.32 |
0x2B | 0x0000 | PAP_GAIN_CD | PAP path CD Gain Attenuation Step | 7.5.33 |
0x2C | 0x0000 | PAP_WAIT_CD | PAP path CD Wait Time at Gain = 0 | 7.5.34 |
0x2D | 0x1FFF | PAP_CFG_AB | PAP path AB Configuration | 7.5.35 |
0x2E | 0x1FFF | PAP_CFG_CD | PAP path CD Configuration | 7.5.36 |
0x2F | 0x0000 | SPIDAC_TEST1 | Configuration for DAC SPI Constant | 7.5.37 |
0x30 | 0x0000 | SPIDAC_TEST2 | DAC SPI Constant | 7.5.38 |
0x31 | 0x0000 | Reserved | Reserved | |
0x32 | 0x0400 | GAINAB | Gain for path AB | 7.5.39 |
0x33 | 0x0400 | GAINCD | Gain for path CD | 7.5.40 |
0x34-0x40 | 0x0000 | Reserved | Reserved | |
0x41 | 0x0000 | JESD_ERR_CNT | JESD Error Counter | 7.5.41 |
0x42-0x45 | 0x0000 | Reserved | Reserved | |
0x46 | 0x0044 | JESD_ID1 | JESD ID 1 | 7.5.42 |
0x47 | 0x190A | JESD_ID2 | JESD ID 2 | 7.5.43 |
0x48 | 0x31C3 | JESD_ID3 | JESD ID 3 and Subclass | 7.5.44 |
0x49 | 0x0000 | Reserved | Reserved | |
0x4A | 0x0003 | JESD_LN_EN | JESD Lane Enable | 7.5.45 |
0x4B | 0x1300 | JESD_RBD_F | JESD RBD Buffer and Frame Octets | 7.5.46 |
0x4C | 0x1303 | JESD_K_L | JESD K and L Parameters | 7.5.47 |
0x4D | 0x0100 | JESD_M_S | JESD M and S Parameters | 7.5.48 |
0x4E | 0x0F4F | JESD_N_HD_SCR | JESD N, HD and SCR Parameters | 7.5.49 |
0x4F | 0x1CC1 | JESD_MATCH | JESD Character Match and Other | 7.5.50 |
0x50 | 0x0000 | JESD_LINK_CFG | JESD Link Configuration Data | 7.5.51 |
0x51 | 0x00FF | JESD_SYNC_REQ | JESD Sync Request | 7.5.52 |
0x52 | 0x00FF | JESD_ERR_OUT | JESD Error Output | 7.5.53 |
0x53 | 0x0100 | JESD_ILA_CFG1 | JESD Configuration Value used for ILA Check | 7.5.54 |
0x54 | 0x8E60 | JESD_ILA_CFG2 | JESD Configuration Value used for ILA Check | 7.5.55 |
0x55-0x5B | 0x0000 | Reserved | Reserved | |
0x5C | 0x0001 | JESD_SYSR_MODE | JESD SYSREF Mode | 7.5.56 |
0x5D-0x5E | 0x0000 | Reserved | Reserved | |
0x5F | 0x0123 | JESD_CROSSBAR1 | JESD Crossbar Configuration 1 | 7.5.57 |
0x60 | 0x4567 | JESD_CROSSBAR2 | JESD Crossbar Configuration 2 | 7.5.58 |
0x61-0x63 | 0x0000 | Reserved | Reserved | |
0x64 | 0x0000 | JESD_ALM_L0 | JESD Alarms for Lane 0 | 7.5.59 |
0x65 | 0x0000 | JESD_ ALM_L1 | JESD Alarms for Lane 1 | 7.5.60 |
0x66 | 0x0000 | JESD_ ALM_L2 | JESD Alarms for Lane 2 | 7.5.61 |
0x67 | 0x0000 | JESD_ALM_L3 | JESD Alarms for Lane 3 | 7.5.62 |
0x68 | 0x0000 | JESD_ALM_L4 | JESD Alarms for Lane 4 | 7.5.63 |
0x69 | 0x0000 | JESD_ALM_L5 | JESD Alarms for Lane 5 | 7.5.64 |
0x6A | 0x0000 | JESD_ALM_L6 | JESD Alarms for Lane 6 | 7.5.65 |
0x6B | 0x0000 | JESD_ALM_L7 | JESD Alarms for Lane 7 | 7.5.66 |
0x6C | 0x0000 | ALM_SYSREF_PAP | SYSREF and PAP Alarms | 7.5.67 |
0x6D | 0x0000 | ALM_CLKDIV1 | Clock Divider Alarms 1 | 7.5.68 |
0x6E-0x77 | 0x0000 | Reserved | Reserved | |
Miscellaneous Configuration Registers (PAGE_SET[1:0] = 00, PAGE_SET[2] = 1) | ||||
0x0A | 0xFC03 | CLK_CONFIG | Clock Configuration | 7.5.69 |
0x0B | 0x0022 | SLEEP_CONFIG | Sleep Configuration | 7.5.70 |
0x0C | 0xA002 | CLK_OUT | Divided Output Clock Configuration | 7.5.71 |
0x0D | 0xF000 | DACFS | DAC Fullscale Current | 7.5.72 |
0x0E-0x0F | 0x0000 | Reserved | Reserved | |
0x10 | 0x0000 | LCMGEN | Internal sysref generator | 7.5.73 |
0x11 | 0x0000 | LCMGEN_DIV | Counter for internal sysref generator | 7.5.74 |
0x12 | 0x0000 | LCMGEN_SPISYSREF | SPI SYSREF for internal sysref generator | 7.5.75 |
0x13-0x1A | 0x0000 | Reserved | Reserved | |
0x1B | 0x0000 | DTEST | Digital Test Signals | 7.5.76 |
0x1C-0x22 | 0x0000 | Reserved | Reserved | |
0x23 | 0xFFFF | SLEEP_CNTL | Sleep Pin Control | 7.5.77 |
0x24 | 0x1000 | SYSR_CAPTURE | SYSREF Capture Circuit Control | 7.5.78 |
0x25-0x30 | 0x0000 | Reserved | Reserved | |
0x31 | 0x0200 | CLK_PLL_CFG | Clock Input and PLL Configuration | 7.5.79 |
0x32 | 0x0308 | PLL_CONFIG1 | PLL Configuration 1 | 7.5.80 |
0x33 | 0x4018 | PLL_CONFIG2 | PLL Configuration 2 | 7.5.81 |
0x34 | 0x0000 | LVDS_CONFIG | LVDS Output Configuration | 7.5.82 |
0x35 | 0x0018 | PLL_FDIV | Fuse farm clock divider | 7.5.83 |
0x36-0x3A | 0x0000 | Reserved | Reserved | |
0x3B | 0x1802 | SRDS_CLK_CFG | Serdes Clock Configuration | 7.5.84 |
0x3C | 0x8228 | SRDS_PLL_CFG | Serdes PLL Configuration | 7.5.85 |
0x3D | 0x0088 | SRDS_CFG1 | Serdes Configuration 1 | 7.5.86 |
0x3E | 0x0909 | SRDS_CFG2 | Serdes Configuration 2 | 7.5.87 |
0x3F | 0x0000 | SRDS_POL | Serdes Polarity Control | 7.5.88 |
0x40-0x75 | 0x0000 | Reserved | Reserved | |
0x76 | 0x0000 | SYNCBOUT | JESD204B SYNCB Output | 7.5.89 |