ZHCSQK5 May 2022 DAC53001 , DAC53002 , DAC63001 , DAC63002
PRODUCTION DATA
PMBus page address = FFh, PMBus register address = E3h
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WIN-LATCH-EN | DEV-LOCK | EE-READ-ADDR | EN-INT-REF | VOUT-PDN-0 | IOUT-PDN-0 | Don't care | VOUT-PDN-1 | IOUT-PDN-1 | |||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-11b | R/W-1b | X-11h | R/W-11b | R/W-1b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | WIN-LATCH-EN | R/W | 0 | 0: Non-latching
window-comparator output 1: Latching window-comparator output |
14 | DEV-LOCK | R/W | 0 | 0: Device not locked 1: Device locked, the device locks all the registers. To set this bit back to 0 (unlock device), write to the unlock code to the DEV-UNLOCK field in the COMMON-TRIGGER register first, followed by a write to the DEV-LOCK bit as 0. |
13 | EE-READ-ADDR | R/W | 0 | 0: Fault-dump read enable at
address 0x00 1: Fault-dump read enable at address 0x01 |
12 | EN-INT-REF | R/W | 0 | 0: Disable internal
reference 1: Enable internal reference. This bit must be set before using internal reference gain settings. |
11-10, 2-1 | VOUT-PDN-X | R/W | 11 | 00: Power-up VOUT-X 01: Power-down VOUT-X with 10 kΩ to AGND 10: Power-down VOUT-X with 100 kΩ to AGND 11: Power-down VOUT-X with Hi-Z to AGND |
9, 0 | IOUT-PDN-X | R/W | 1 | 0: Power-up IOUT-X 1: Power-down IOUT-X |
8-3 | X | X | 11h | Don't care |