ZHCSQC6 May 2022 DAC53202 , DAC63202
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
f(SCLK) | Serial clock frequency | 1.25 | MHz | ||
tSCLKHIGH | SCLK high time | 350 | ns | ||
tSCLKLOW | SCLK low time | 350 | ns | ||
tSDIS | SDI setup time | 8 | ns | ||
tSDIH | SDI hold time | 8 | ns | ||
tCSS | SYNC to SCLK falling edge setup time | 400 | ns | ||
tCSH | SCLK falling edge to SYNC rising edge | 400 | ns | ||
tCSHIGH | SYNC hight time | 1 | µs | ||
tSDODLY | SCLK rising edge to SDO falling edge, IOL ≤ 5 mA, CL = 20 pF. | 300 | ns |