ZHCSM85A October 2020 – September 2023 DAC43701-Q1 , DAC53701-Q1
PRODUCTION DATA
The following tables shows the address byte, which is the first byte received following the start condition from the controller device. The first five bits (MSBs) of the address are factory preset to 10010. The next two bits of the address are controlled by the TARGET_ADDRESS field in the CONFIG2 register. Follow the procedure described in the next section to configure the target address. The possible target addresses using these bits are also shown in the next section.
COMMENT | MSB | LSB | ||||||
---|---|---|---|---|---|---|---|---|
— | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/ W |
General address | 1 | 0 | 0 | 1 | 0 | See Table 7-10 (target address column) |
0 or 1 | |
Broadcast address | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |
The DACx3701-Q1 family supports broadcast addressing, which can be used for synchronously updating or powering down multiple DACx3701-Q1 devices. The DACx3701-Q1 family is designed to work with other members of the family to support multichip synchronous updates. Using the broadcast address, the DACx3701-Q1 devices respond regardless of the states of the TARGET_ADDRESS bits. Broadcast is only supported in write mode.