ZHCSRN7A January 2023 – September 2023 DAC539G2-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
X | SRAM-ADDR | ||||||||||||||
X-00h | R/ W-00h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-8 | X | X | 00h | Don't care. |
7-0 | SRAM-ADDR | R/W | 00h | 8-bit SRAM address. Writing to this register field configures the SRAM address to be accessed next. This address automatically increments after a read or write from the SRAM. |