ZHCSIG8A July 2018 – November 2018 DAC61408 , DAC71408 , DAC81408
PRODUCTION DATA.
Each output channel in the DACx1408 consists of an R-2R ladder architecture followed by an output buffer amplifier capable of rail-to-rail operation. The output amplifiers can drive 25 mA with 1.5-V headroom from either VCC or VSS while maintaining the specified TUE specification for the device. The full-scale output voltage for each channel can be individually configured to the following ranges:
Figure 47 shows a block diagram of the DAC architecture.