ZHCSKJ2A November 2019 – April 2020 DAC60502 , DAC70502 , DAC80502
PRODUCTION DATA.
The address byte, as shown in Table 3, is the first byte received following the start condition from the master device. The first four bits (MSBs) of the address are factory preset to 1001. The next three bits of the address are controlled by the A0 pin. The A0 pin input can be connected to VDD, AGND, SCL, or SDA. The A0 pin is sampled during the first byte of each data frame to determine the address. The device latches the value of the address pin and consequently responds to that particular address according to Table 4.
B31 | B30 | B29 | B28 | B27 | B26 | B25 | B24 | COMMENT |
---|---|---|---|---|---|---|---|---|
AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/W | |
1 | 0 | 0 | 1 | See Table 4 (slave address column) | 0 or 1 | General address |
SLAVE ADDRESS | A0 PIN |
---|---|
1001 000 | AGND |
1001 001 | VDD |
1001 010 | SDA |
1001 011 | SCL |