ZHCSKJ2A
November 2019 – April 2020
DAC60502
,
DAC70502
,
DAC80502
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
功能方框图
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements : SPI Mode
7.7
Timing Requirements : I2C Standard Mode
7.8
Timing Requirements : I2C Fast Mode
7.9
Timing Requirements : I2C Fast-Mode Plus
7.10
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Digital-to-Analog Converter (DAC) Architecture
8.3.1.1
DAC Transfer Function
8.3.1.2
DAC Register Structure
8.3.1.3
Output Amplifier
8.3.2
Internal Reference
8.3.2.1
Solder Heat Reflow
8.3.3
Power-On Reset (POR)
8.3.4
Software Reset
8.4
Device Functional Modes
8.4.1
Power-Down Mode
8.5
Programming
8.5.1
Serial Interface
8.5.1.1
SPI Mode
8.5.1.1.1
SYNC Interrupt
8.5.1.2
I2C Mode
8.5.1.2.1
F/S Mode Protocol
8.5.1.2.2
DACx0502 I2C Update Sequence
8.5.1.2.2.1
DACx0502 Address Byte
8.5.1.2.2.2
DACx0502 Command Byte
8.5.1.2.2.3
DACx0502 Data Byte (MSDB and LSDB)
8.5.1.2.3
DACx0502 I2C Read Sequence
8.6
Register Maps
8.6.1
Registers
8.6.1.1
NOOP Register (offset = 0h) [reset = 0000h]
Table 9.
NOOP Register Field Descriptions
8.6.1.2
DEVID Register (offset = 1h) [reset = 0214h for DAC80502, 1214h for DAC70502, 2214h for DAC60502]
Table 10.
DEVID Register Field Descriptions
8.6.1.3
SYNC Register (offset = 2h) [reset = 0300h]
Table 11.
SYNC Register Field Descriptions
8.6.1.4
CONFIG Register (offset = 3h) [reset = 0000h]
Table 12.
CONFIG Register Field Descriptions
8.6.1.5
GAIN Register (offset = 4h) [reset = 0003h]
Table 13.
GAIN Register Field Descriptions
8.6.1.6
TRIGGER Register (offset = 5h) [reset = 0000h]
Table 14.
TRIGGER Register Field Descriptions
8.6.1.7
BRDCAST Register (offset = 6h) [reset = 0000h for RSTSEL = 0, or reset = 8000h for RSTSEL = 1]
Table 15.
BRDCAST Register Field Descriptions
8.6.1.8
STATUS Register (offset = 7h) [reset = 0000h]
Table 16.
STATUS Register Field Descriptions
8.6.1.9
DAC-n Register (offset = 8h–9h) [reset = 0000h for RSTSEL = 0, or reset = 8000h for RSTSEL = 1]
Table 17.
DAC-A Data Register Field Descriptions (8h)
Table 18.
DAC-B Data Register Field Descriptions (9h)
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
System Examples
9.3.1
SPI Connection to a Processor
9.3.2
I2C Interface Connection to a Processor
9.4
What To Do and What Not To Do
9.4.1
What To Do
9.4.2
What Not To Do
9.5
Initialization Setup
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
器件和文档支持
12.1
文档支持
12.1.1
相关文档
12.2
相关链接
12.3
接收文档更新通知
12.4
支持资源
12.5
商标
12.6
静电放电警告
12.7
Glossary
13
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
DRX|10
MPSS105A
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcskj2a_oa
zhcskj2a_pm
11
Layout
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|