ZHCSKJ2A November 2019 – April 2020 DAC60502 , DAC70502 , DAC80502
PRODUCTION DATA.
For SPI-mode operation, the SYNC line stays low for at least 24 falling edges of SCLK, and the addressed DAC register updates on the SYNC rising edge. However, if the SYNC line is brought high before the 24th SCLK falling edge, this event acts as an interrupt to the write sequence. The shift register resets and the write sequence is discarded. The data buffer contents and the DAC register contents do not update, and the the operating mode does not change, as shown in Figure 58.