ZHCSJA4B January 2019 – May 2022 DLP4500
PRODUCTION DATA
PIN | TYPE | SIGNAL | DATA RATE (1) | INTERNAL TERMINATION | DESCRIPTION | TRACE (mm) (2) | |
---|---|---|---|---|---|---|---|
NAME | NO. | ||||||
DATA INPUTS | |||||||
DATA(0) | C12 | Input | LVCMOS | DDR | none | Input data bus, bit 0, LSB | 8.11 |
DATA(1) | C10 | Input | LVCMOS | DDR | none | Input data bus, bit 1 | 7.82 |
DATA(2) | C9 | Input | LVCMOS | DDR | none | Input data bus, bit 2 | 7.88 |
DATA(3) | C7 | Input | LVCMOS | DDR | none | Input data bus, bit 3 | 7.84 |
DATA(4) | C4 | Input | LVCMOS | DDR | none | Input data bus, bit 4 | 8.10 |
DATA(5) | C6 | Input | LVCMOS | DDR | none | Input data bus, bit 5 | 7.89 |
DATA(6) | C3 | Input | LVCMOS | DDR | none | Input data bus, bit 6 | 7.87 |
DATA(7) | C13 | Input | LVCMOS | DDR | none | Input data bus, bit 7 | 7.84 |
DATA(8) | C15 | Input | LVCMOS | DDR | none | Input data bus, bit 8 | 8.13 |
DATA(9) | C16 | Input | LVCMOS | DDR | none | Input data bus, bit 9 | 8.00 |
DATA(10) | C18 | Input | LVCMOS | DDR | none | Input data bus, bit 10 | 8.12 |
DATA(11) | C19 | Input | LVCMOS | DDR | none | Input data bus, bit 11 | 8.08 |
DATA(12) | C21 | Input | LVCMOS | DDR | none | Input data bus, bit 12 | 9.27 |
DATA(13) | C22 | Input | LVCMOS | DDR | none | Input data bus, bit 13 | 9.47 |
DATA(14) | D22 | Input | LVCMOS | DDR | none | Input data bus, bit 14 | 9.46 |
DATA(15) | D21 | Input | LVCMOS | DDR | none | Input data bus, bit 15 | 8.73 |
DATA(16) | D19 | Input | LVCMOS | DDR | none | Input data bus, bit 16 | 8.10 |
DATA(17) | D4 | Input | LVCMOS | DDR | none | Input data bus, bit 17 | 8.02 |
DATA(18) | D9 | Input | LVCMOS | DDR | none | Input data bus, bit 18 | 8.07 |
DATA(19) | D10 | Input | LVCMOS | DDR | none | Input data bus, bit 19 | 7.91 |
DATA(20) | D6 | Input | LVCMOS | DDR | none | Input data bus, bit 20 | 8.52 |
DATA(21) | D16 | Input | LVCMOS | DDR | none | Input data bus, bit 21 | 9.10 |
DATA(22) | D7 | Input | LVCMOS | DDR | none | Input data bus, bit 22 | 8.00 |
DATA(23) | D15 | Input | LVCMOS | DDR | none | Input data bus, bit 23, MSB | 8.61 |
DCLK | D13 | Input | LVCMOS | DDR | none | Input data bus clock | 8.63 |
DATA CONTROL INPUTS | |||||||
LOADB | D12 | Input | LVCMOS | DDR | none | Parallel-data load enable | 8.65 |
TRC | D3 | Input | LVCMOS | DDR | none | Input-data toggle-rate control | 4.67 |
SCTRL | D18 | Input | LVCMOS | DDR | none | Serial control bus | 9.40 |
SAC_BUS | D33 | Input | LVCMOS | — | none | Stepped address-control serial-bus data | 6.56 |
SAC_CLK | D29 | Input | LVCMOS | — | none | Stepped address-control serial bus clock | 8.07 |
MIRROR RESET CONTROL INPUTS | |||||||
DRC_BUS | C29 | Input | LVCMOS | — | none | DMD reset-control serial bus | 8.24 |
DRC_OE | C33 | Input | LVCMOS | — | none | Active-low output enable signal for internal DMD reset driver circuitry | 4.43 |
DRC_STROBE | C36 | Input | LVCMOS | — | none | Strobe signal for DMD reset control inputs | 9.20 |
POWER INPUTS (3) | |||||||
VBIAS | C31 | Power | none | Mirror-reset bias voltage | |||
VBIAS | C32 | Power | |||||
VOFFSET | D25 | Power | none | Mirror-reset offset voltage | |||
VOFFSET | D26 | Power | |||||
VRESET | D31 | Power | none | Mirror-reset voltage | |||
VRESET | D32 | Power | |||||
VREF | C25 | Power | none | Power supply for low-voltage CMOS double-data-rate (DDR) interface | |||
VREF | C26 | Power | |||||
VCC | C1 | Power | none | Power supply for LVCMOS logic | |||
VCC | C2 | Power | |||||
VCC | C34 | Power | |||||
VCC | C35 | Power | |||||
VCC | C37 | Power | |||||
VCC | C38 | Power | |||||
VCC | C39 | Power | |||||
VCC | C40 | Power | |||||
VCC | D1 | Power | |||||
VCC | D2 | Power | |||||
VCC | D34 | Power | |||||
VCC | D35 | Power | |||||
VCC | D37 | Power | |||||
VCC | D38 | Power | |||||
VCC | D39 | Power | |||||
VCC | D40 | Power | |||||
VSS | C5 | Power | none | Ground – Common return for all power inputs | |||
VSS | C8 | Power | |||||
VSS | C11 | Power | |||||
VSS | C14 | Power | |||||
VSS | C17 | Power | |||||
VSS | C20 | Power | |||||
VSS | C23 | Power | |||||
VSS | C24 | Power | |||||
VSS | C27 | Power | |||||
VSS | C28 | Power | |||||
VSS | C30 | Power | |||||
VSS | D5 | Power | |||||
VSS | D8 | Power | |||||
VSS | D11 | Power | |||||
VSS | D14 | Power | |||||
VSS | D17 | Power | |||||
VSS | D20 | Power | |||||
VSS | D23 | Power | |||||
VSS | D24 | Power | |||||
VSS | D27 | Power | |||||
VSS | D28 | Power | |||||
VSS | D30 | Power |
NAME | PIN | SIGNAL | DESCRIPTION |
---|---|---|---|
UNUSED | A1 thru A25 | Test pads | Do not connect |
B1 thru B25 | |||
D36 | |||
E1 thru E25 | |||
F1 thru F25 |
PIN | TYPE | SIGNAL | DATA RATE (1) | INTERNAL TERMINATION | DESCRIPTION | PACKAGE NET LENGTH (mm) (2) | |
---|---|---|---|---|---|---|---|
NAME | NO. | ||||||
DATA INPUTS | |||||||
DATA(0) | A1 | Input | LVCMOS | DDR | none | Input data bus, bit 0, LSB | 3.77 |
DATA(1) | A2 | Input | LVCMOS | DDR | none | Input data bus, bit 1 | 3.77 |
DATA(2) | A3 | Input | LVCMOS | DDR | none | Input data bus, bit 2 | 3.73 |
DATA(3) | A4 | Input | LVCMOS | DDR | none | Input data bus, bit 3 | 3.74 |
DATA(4) | B1 | Input | LVCMOS | DDR | none | Input data bus, bit 4 | 3.79 |
DATA(5) | B3 | Input | LVCMOS | DDR | none | Input data bus, bit 5 | 3.75 |
DATA(6) | C1 | Input | LVCMOS | DDR | none | Input data bus, bit 6 | 3.72 |
DATA(7) | C3 | Input | LVCMOS | DDR | none | Input data bus, bit 7 | 3.75 |
DATA(8) | C4 | Input | LVCMOS | DDR | none | Input data bus, bit 8 | 3.78 |
DATA(9) | D1 | Input | LVCMOS | DDR | none | Input data bus, bit 9 | 3.75 |
DATA(10) | D4 | Input | LVCMOS | DDR | none | Input data bus, bit 10 | 3.77 |
DATA(11) | E1 | Input | LVCMOS | DDR | none | Input data bus, bit 11 | 3.75 |
DATA(12) | E4 | Input | LVCMOS | DDR | none | Input data bus, bit 12 | 3.71 |
DATA(13) | F1 | Input | LVCMOS | DDR | none | Input data bus, bit 13 | 3.76 |
DATA(14) | F3 | Input | LVCMOS | DDR | none | Input data bus, bit 14 | 3.73 |
DATA(15) | G1 | Input | LVCMOS | DDR | none | Input data bus, bit 15 | 3.72 |
DATA(16) | G2 | Input | LVCMOS | DDR | none | Input data bus, bit 16 | 3.77 |
DATA(17) | G4 | Input | LVCMOS | DDR | none | Input data bus, bit 17 | 3.73 |
DATA(18) | H1 | Input | LVCMOS | DDR | none | Input data bus, bit 18 | 3.74 |
DATA(19) | H2 | Input | LVCMOS | DDR | none | Input data bus, bit 19 | 3.76 |
DATA(20) | H4 | Input | LVCMOS | DDR | none | Input data bus, bit 20 | 3.70 |
DATA(21) | J1 | Input | LVCMOS | DDR | none | Input data bus, bit 21 | 3.77 |
DATA(22) | J3 | Input | LVCMOS | DDR | none | Input data bus, bit 22 | 3.76 |
DATA(23) | J4 | Input | LVCMOS | DDR | none | Input data bus, bit 23, MSB | 3.77 |
DCLK | K1 | Input | LVCMOS | DDR | none | Input data bus clock | 3.74 |
DATA CONTROL INPUTS | |||||||
LOADB | K2 | Input | LVCMOS | DDR | none | Parallel-data load enable | 3.74 |
TRC | K4 | Input | LVCMOS | DDR | none | Input-data toggle rate control | 4.70 |
SCTRL | K3 | Input | LVCMOS | DDR | none | Serial-control bus | 3.75 |
SAC_BUS | C20 | Input | LVCMOS | — | none | Stepped address-control serial-bus data | 3.77 |
SAC_CLK | C22 | Input | LVCMOS | — | none | Stepped address-control serial-bus clock | 1.49 |
MIRROR RESET CONTROL INPUTS | |||||||
DRC_BUS | B21 | Input | LVCMOS | — | none | DMD reset-control serial bus | 3.73 |
DRC_OE | A20 | Input | LVCMOS | — | none | Active-low output enable signal for internal DMD reset driver circuitry | 3.74 |
DRC_STROBE | A22 | Input | LVCMOS | — | none | Strobe signal for DMD reset-control inputs | 3.73 |
POWER INPUTS (3) | |||||||
VBIAS | C19 | Power | Mirror-reset bias voltage | ||||
VBIAS | D19 | Power | |||||
VOFFSET | A19 | Power | Mirror-reset offset voltage | ||||
VOFFSET | K19 | Power | |||||
VRESET | E19 | Power | Mirror-reset voltage | ||||
VRESET | F19 | Power | |||||
VREF | B19 | Power | Power supply for LVCMOS double-data-rate (DDR) interface | ||||
VREF | J19 | Power | |||||
VCC | B22 | Power | Power supply for LVCMOS logic | ||||
VCC | C2 | Power | |||||
VCC | D21 | Power | |||||
VCC | E2 | Power | |||||
VCC | E20 | Power | |||||
VCC | E22 | Power | |||||
VCC | F21 | Power | |||||
VCC | G3 | Power | |||||
VCC | G19 | Power | |||||
VCC | G20 | Power | |||||
VCC | G22 | Power | |||||
VCC | H19 | Power | |||||
VCC | H21 | Power | |||||
VCC | J20 | Power | |||||
VCC | J22 | Power | |||||
VCC | K21 | Power | |||||
VSS | A21 | Power | Ground – Common return for all power inputs | ||||
VSS | B2 | Power | |||||
VSS | B4 | Power | |||||
VSS | B20 | Power | |||||
VSS | C21 | Power | |||||
VSS | D2 | Power | |||||
VSS | D3 | Power | |||||
VSS | D20 | Power | |||||
VSS | D22 | Power | |||||
VSS | E3 | Power | |||||
VSS | E21 | Power | |||||
VSS | F2 | Power | |||||
VSS | F4 | Power | |||||
VSS | F20 | Power | |||||
VSS | F22 | Power | |||||
VSS | G21 | Power | |||||
VSS | H3 | Power | |||||
VSS | H20 | Power | |||||
VSS | H22 | Power | |||||
VSS | J2 | Power | |||||
VSS | J21 | Power | |||||
VSS | K20 | Power |
NAME | PIN | SIGNAL | DESCRIPTION |
---|---|---|---|
UNUSED | A5, A18, B5, B18, C5, C18, D5, D18, E5, E18, F5, F18, G5, G18, H5, H18, J5, J18, K22 | Test pads | Do not connect |