ZHCSRE5B December 2022 – August 2024 DLP4621-Q1
PRODUCTION DATA
The SubLVDS signaling protocol was designed to enable very fast DMD data refresh rates while simultaneously maintaining low power and low emission.
Data is loaded into the SRAM under each micromirror using the SubLVDS interface from the DLPC231-Q1. This interface consists of 16 pairs of differential data signals plus two clock pairs into two separate buses A and B loading the left and right half of the SRAM array. The data is latched on both transitions creating a double data rate (DDR) interface. The SubLVDS interface also implements a continuous training algorithm to optimize the data and clock timing to allow for a more robust interface.
The entire DMD array of 0.9 million pixels can be updated at a rate of less than 100µs as a result of the high-speed SubLVDS interface.