ZHCSN34A November 2017 – February 2023 DLP650LE
PRODUCTION DATA
PARAMETER DESCRIPTION | SIGNAL | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
LVDS(1) | ||||||
tC | Clock cycle duration for DCLK_A | LVDS | 3.03 | ns | ||
tC | Clock cycle duration for DCLK_B | LVDS | 3.03 | ns | ||
tW | Pulse duration for DCLK_A | LVDS | 1.36 | 1.52 | ns | |
tW | Pulse duration for DCLK_B | LVDS | 1.36 | 1.52 | ns | |
tSU | Setup time for D_A(15:0) before DCLK_A | LVDS | 0.35 | ns | ||
tSU | Setup time for D_A(15:0) before DCLK_B | LVDS | 0.35 | ns | ||
tSU | Setup time for SCTRL_A before DCLK_A | LVDS | 0.35 | ns | ||
tSU | Setup time for SCTRL_B before DCLK_B | LVDS | 0.35 | ns | ||
tH | Hold time for D_A(15:0) after DCLK_A | LVDS | 0.35 | ns | ||
tH | Hold time for D_B(15:0) after DCLK_B | LVDS | 0.35 | ns | ||
tH | Setup time for SCTRL_A after DCLK_A | LVDS | 0.35 | ns | ||
tH | Setup time for SCTRL_B after DCLK_B | LVDS | 0.35 | ns | ||
tSKEW | Channel B relative to Channel A(2)(3) | LVDS | –1.51 | 1.51 | ns |
See Section 6.4 for fSCPCLK, tSCP_DS, tSCP_DH, and tSCP_PD specifications.
See Section 6.4 for tr and tf specifications and conditions.
For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. See Figure 6-4.
See Section 6.4 for VCM, VID, and VLVDS specifications and conditions.
See Section 6.8 for timing requirements and LVDS pairs per channel (bus) defining D_P(0:x) and D_N(0:x).