ZHCSR41A October 2022 – March 2024 DLP781NE
PRODUCTION DATA
PARAMETER DESCRIPTION | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|
SCP | |||||
tSCP_DS | SCPDI clock setup time (before SCPCLK falling-edge)(1) | 800 | ns | ||
tSCP_DH | SCPDI hold time (after SCPCLK falling-edge)(1) | 900 | ns | ||
tSCP_NEG_ENZ | Time between falling edge of SCPENZ and the rising edge of SCPCLK(1) | 1 | µs | ||
tSCP_POS_ENZ | Time between falling edge of SCPCLK and the rising edge of SCPENZ(1) | 1 | µs | ||
tSCP_OUT_EN | Time required for SCP output buffer to recover after SCPENZ (from tri-state).(1) | 960 | ns | ||
tSCP_PW_ENZ | SCPENZ inactive pulse width (high-level) | 1 | 1/Fscpclk | ||
tr | Rise time (20% to 80%). See (2) | 200 | ns | ||
tf | Fall time (80% to 20%). See (2) | 200 | ns | ||
LVDS | |||||
tR_LVDS | Rise time (20% to 80%). See (3) | 500 | ps | ||
tF_LVDS | Fall time (80% to 20%). See (3) | 500 | ps | ||
tC | Clock Cycle Duration for DCLK_C and DCLK_D(4) | 2.5 | ns | ||
tW | Pulse Duration for DCLK_C/D(4) | 1.19 | ns | ||
tSU_data | Setup Time for High-speed data(15:0) before DCLK(4) | 350 | ps | ||
tSU_sctrl | Setup Time for SCTRL before DCLK(4) | 330 | ps | ||
tH_data | Hold time for High-speed data(15:0) after DCLK(4) | 150 | ps | ||
tH_sctrl | Hold Time for SCTRL after DCLK(4) | 170 | ps | ||
tSKEW_C2D | Skew tolerance between Channel C and Channel D(5)(6)(7) | –1.25 | 1.25 | ns |