ZHCSIA7 May 2018 DLPA4000
PRODUCTION DATA.
The device continuously monitors the DMD block for failures in order to prevent damage and to regulate the DMD voltages. Potential failures include but are not limited to a broken control loop or a too high or too low converter output voltage. Register 0x0C stores the overall DMD fault bit, DMD_FAULT. If any of the failures in Table 2 occur, the device sets the DMD_FAULT bit to high.
POWER GOOD (REGISTER 0x29)
|
||
BLOCK | REGISTER BIT | THRESHOLD |
HV Regulator | DMD_PG_FAULT | DMD_RESET: 90%,
DMD_OFFSET and DMD_VBIAS: 86% rising, 66% falling |
PWR1 | BUCK_DMD1_PG_FAULT | Ratio: 72% |
PWR2 | BUCK_DMD2_PG_FAULT | Ratio: 72% |
PWR3 (LDO_2) | LDO_GP2_PG_FAULT / LDO_DMD1_PG_ FAULT | 80% rising, 60% falling |
PWR4 (LDO_1) | LDO_GP1_PG_FAULT / LDO_DMD1_PG_ FAULT | 80% rising, 60% falling |
OVER-VOLTAGE (REGISTER 0x2A)
|
||
BLOCK | REGISTER BIT | THRESHOLD (V) |
PWR1 | BUCK_DMD1_OV_FAULT | Ratio: 120% |
PWR2 | BUCK_DMD2_OV_FAULT | Ratio: 120% |
PWR3 (LDO_2) | LDO_GP2_OV_FAULT / LDO_DMD1_OV_FAULT | 7 |
PWR4 (LDO_1) | LDO_GP1_OV_FAULT / LDO_DMD1_OV_FAULT | 7 |