ZHCSDJ3C March 2015 – June 2019 DLPC150
PRODUCTION DATA.
The DLPC150 controller DMD interface consists of a high speed 1.8-V sub-LVDS output only interface with a maximum clock speed of 532-MHz DDR and a low speed SDR (1.8-V LVCMOS) interface with a fixed clock speed of 120 MHz. The DLPC150 sub-LVDS interface supports a number of DMD display sizes, and as a function of resolution, not all output data lanes are needed as DMD display resolutions decrease in size. With internal software selection, the DLPC150 also supports a limited number of DMD interface swap configurations that can help board layout by remapping specific combinations of DMD interface lines to other DMD interface lines as needed. Table 9 shows the four options available for the DLP2010 or DLP2010NIR (0.2-inch WVGA) DMD. Any unused DMD signal pairs should be left unconnected on the final board design.
DLPC150 CONTROLLER 4 LANE DMD ROUTING OPTIONS | DMD PINS | |||
---|---|---|---|---|
OPTION 1
SWAP CONTROL = x0 |
OPTION 2
SWAP CONTROl = x2 |
OPTION 3
SWAP CONTROL = x1 |
OPTION 4
SWAP CONTROL = x3 |
|
HS_WDATA_D_P
HS_WDATA_D_N |
HS_WDATA_E_P
HS_WDATA_E_N |
HS_WDATA_H_P
HS_WDATA_H_N |
HS_WDATA_A_P
HS_WDATA_A_N |
Input DATA_p_0
Input DATA_n_0 |
HS_WDATA_C_P
HS_WDATA_C_N |
HS_WDATA_F_P
HS_WDATA_F_N |
HS_WDATA_G_P
HS_WDATA_G_N |
HS_WDATA_B_P
HS_WDATA_B_N |
Input DATA_p_1
Input DATA_n_1 |
HS_WDATA_F_P
HS_WDATA_F_N |
HS_WDATA_C_P
HS_WDATA_C_N |
HS_WDATA_B_P
HS_WDATA_B_N |
HS_WDATA_G_P
HS_WDATA_G_N |
Input DATA_p_2
Input DATA_n_2 |
HS_WDATA_E_P
HS_WDATA_E_N |
HS_WDATA_D_P
HS_WDATA_D_N |
HS_WDATA_A_P
HS_WDATA_A_N |
HS_WDATA_H_P
HS_WDATA_H_N |
Input DATA_p_3
Input DATA_n_3 |