ZHCSLG8E August 2020 – August 2024 DLPC230S-Q1 , DLPC231S-Q1
PRODUCTION DATA
The DLPC23xS-Q1 ASIC DMD interface supports two high-speed SubLVDS output-only interfaces for data transmission, a single low-speed SubLVDS output-only interface for command write transactions, as well as a low-speed single-ended input interface used for command read transactions. The DLPC23xS-Q1 supports a limited number of DMD interface swap configurations (specified in Flash) that can help board layout by remapping specific combinations of DMD interface lines to other DMD interface lines as needed. Table 7-1 shows some of the options available.
DLPC23xS-Q1 ASIC PIN ROUTING OPTIONS TO DMD PINS | DMD PINS | |||
---|---|---|---|---|
BASELINE | FULL FLIP HS0/HS1 180 | SWAP HS0 PORT WITH HS1 PORT | SWAP HS0 PORT WITH HS1 PORT AND FULL FLIP 180 | |
HS0_WDATA0_P HS0_WDATA0_N | HS0_WDATA7_P HS0_WDATA7_N | HS1_WDATA0_P HS1_WDATA0_N | HS1_WDATA7_P HS1_WDATA7_N | D_AP(0) D_AN(0) |
HS0_WDATA1_P HS0_WDATA1_N | HS0_WDATA6_P HS0_WDATA6_N | HS1_WDATA1_P HS1_WDATA1_N | HS1_WDATA6_P HS1_WDATA6_N | D_AP(1) D_AN(1) |
HS0_WDATA2_P HS0_WDATA2_N | HS0_WDATA5_P HS0_WDATA5_N | HS1_WDATA2_P HS1_WDATA2_N | HS1_WDATA5_P HS1_WDATA5_N | D_AP(2) D_AN(2) |
HS0_WDATA3_P HS0_WDATA3_N | HS0_WDATA4_P HS0_WDATA4_N | HS1_WDATA3_P HS1_WDATA3_N | HS1_WDATA4_P HS1_WDATA4_N | D_AP(3) D_AN(3) |
HS0_WDATA4_P HS0_WDATA4_N | HS0_WDATA3_P HS0_WDATA3_N | HS1_WDATA4_P HS1_WDATA4_N | HS1_WDATA3_P HS1_WDATA3_N | D_AP(4) D_AN(4) |
HS0_WDATA5_P HS0_WDATA5_N | HS0_WDATA2_P HS0_WDATA2_N | HS1_WDATA5_P HS1_WDATA5_N | HS1_WDATA2_P HS1_WDATA2_N | D_AP(5) D_AN(5) |
HS0_WDATA6_P HS0_WDATA6_N | HS0_WDATA1_P HS0_WDATA1_N | HS1_WDATA6_P HS1_WDATA6_N | HS1_WDATA1_P HS1_WDATA1_N | D_AP(6) D_AN(6) |
HS0_WDATA7_P HS0_WDATA7_N | HS0_WDATA0_P HS0_WDATA0_N | HS1_WDATA7_P HS1_WDATA7_N | HS1_WDATA0_P HS1_WDATA0_N | D_AP(7) D_AN(7) |
HS1_WDATA0_P HS1_WDATA0_N | HS1_WDATA7_P HS1_WDATA7_N | HS0_WDATA0_P HS0_WDATA0_N | HS0_WDATA7_P HS0_WDATA7_N | D_BP(0) D_BN(0) |
HS1_WDATA1_P HS1_WDATA1_N | HS1_WDATA6_P HS1_WDATA6_N | HS0_WDATA1_P HS0_WDATA1_N | HS0_WDATA6_P HS0_WDATA6_N | D_BP(1) D_BN(1) |
HS1_WDATA2_P HS1_WDATA2_N | HS1_WDATA5_P HS1_WDATA5_N | HS0_WDATA2_P HS0_WDATA2_N | HS0_WDATA5_P HS0_WDATA5_N | D_BP(2) D_BN(2) |
HS1_WDATA3_P HS1_WDATA3_N | HS1_WDATA4_P HS1_WDATA4_N | HS0_WDATA3_P HS0_WDATA3_N | HS0_WDATA4_P HS0_WDATA4_N | D_BP(3) D_BN(3) |
HS1_WDATA4_P HS1_WDATA4_N | HS1_WDATA3_P HS1_WDATA3_N | HS0_WDATA4_P HS0_WDATA4_N | HS0_WDATA3_P HS0_WDATA3_N | D_BP(4) D_BN(4) |
HS1_WDATA5_P HS1_WDATA5_N | HS1_WDATA2_P HS1_WDATA2_N | HS0_WDATA5_P HS0_WDATA5_N | HS0_WDATA2_P HS0_WDATA2_N | D_BP(5) D_BN(5) |
HS1_WDATA6_P HS1_WDATA6_N | HS1_WDATA1_P HS1_WDATA1_N | HS0_WDATA6_P HS0_WDATA6_N | HS0_WDATA1_P HS0_WDATA1_N | D_BP(6) D_BN(6) |
HS1_WDATA7_P HS1_WDATA7_N | HS1_WDATA0_P HS1_WDATA0_N | HS0_WDATA7_P HS0_WDATA7_N | HS0_WDATA0_P HS0_WDATA0_N | D_BP(7) D_BN(7) |