ZHCSIG4B July 2018 – October 2020 DLPC3434
PRODUCTION DATA
DMD BUS SIGNAL(1)(2) | SIGNAL INTERCONNECT TOPOLOGY | UNIT | |
---|---|---|---|
SINGLE-BOARD SIGNAL ROUTING LENGTH | MULTI-BOARD SIGNAL ROUTING LENGTH | ||
DMD_HS_CLK_P DMD_HS_CLK_N | 6.0 (152.4) | See (3) | in (mm) |
DMD_HS_WDATA_A_P DMD_HS_WDATA_A_N | 6.0 (152.4) | See (3) | in (mm) |
DMD_HS_WDATA_B_P DMD_HS_WDATA_B_N | |||
DMD_HS_WDATA_C_P DMD_HS_WDATA_C_N | |||
DMD_HS_WDATA_D_P DMD_HS_WDATA_D_N | |||
DMD_HS_WDATA_E_P DMD_HS_WDATA_E_N | |||
DMD_HS_WDATA_F_P DMD_HS_WDATA_F_N | |||
DMD_HS_WDATA_G_P DMD_HS_WDATA_G_N | |||
DMD_HS_WDATA_H_P DMD_HS_WDATA_H_N | |||
DMD_LS_CLK | 6.5 (165.1) | See (3) | in (mm) |
DMD_LS_WDATA | 6.5 (165.1) | See (3) | in (mm) |
DMD_LS_RDATA | 6.5 (165.1) | See (3) | in (mm) |
DMD_DEN_ARSTZ | 7.0 (177.8) | See (3) | in (mm) |
SIGNAL GROUP LENGTH MATCHING(1)(2)(3) | ||||
---|---|---|---|---|
INTERFACE | SIGNAL GROUP | REFERENCE SIGNAL | MAX MISMATCH(4) | UNIT |
DMD(5) | DMD_HS_WDATA_A_P DMD_HS_WDATA_A_N |
DMD_HS_CLK_P DMD_HS_CLK_N |
±1.0 (±25.4) |
in (mm) |
DMD_HS_WDATA_B_P DMD_HS_WDATA_B_N |
||||
DMD_HS_WDATA_C_P DMD_HS_WDATA_C_N |
||||
DMD_HS_WDATA_D_P DMD_HS_WDATA_D_N |
||||
DMD_HS_WDATA_E_P DMD_HS_WDATA_E_N |
||||
DMD_HS_WDATA_F_P DMD_HS_WDATA_F_N |
||||
DMD_HS_WDATA_G_P DMD_HS_WDATA_G_N |
||||
DMD_HS_WDATA_H_P DMD_HS_WDATA_H_N |
||||
DMD | DMD_HS_WDATA_x_P | DMD_HS_WDATA_x_N | ±0.025 (±0.635) |
in (mm) |
DMD | DMD_HS_CLK_P | DMD_HS_CLK_N | ±0.025 (±0.635) |
in (mm) |
DMD | DMD_LS_WDATA DMD_LS_RDATA |
DMD_LS_CLK | ±0.2 (±5.08) |
in (mm) |
DMD | DMD_DEN_ARSTZ | N/A | N/A | in (mm) |
PARAMETER | REFERENCE | REQUIREMENT |
---|---|---|
Source series termination | DMD_LS_WDATA | Required |
DMD_LS_CLK | Required | |
DMD_DEN_ARSTZ | Acceptable | |
DMD_LS_RDATA | Required | |
DMD_HS_WDATA_x_y | Not acceptable | |
DMD_HS_CLK_y | Not acceptable | |
Endpoint termination | DMD_LS_WDATA | Not acceptable |
DMD_LS_CLK | Not acceptable | |
DMD_DEN_ARSTZ | Not acceptable | |
DMD_LS_RDATA | Not acceptable | |
DMD_HS_WDATA_x_y | Not acceptable | |
DMD_HS_CLK_y | Not acceptable | |
PCB impedance | DMD_LS_WDATA | 68 Ω ±10% |
DMD_LS_CLK | 68 Ω ±10% | |
DMD_DEN_ARSTZ | 68 Ω ±10% | |
DMD_LS_RDATA | 68 Ω ±10% | |
DMD_HS_WDATA_x_y | 100 Ω ±10% | |
DMD_HS_CLK_y | 100 Ω ±10% | |
Signal type | DMD_LS_WDATA | SDR (single data rate) referenced to DMD_LS_DCLK |
DMD_LS_CLK | SDR referenced to DMD_LS_DCLK | |
DMD_DEN_ARSTZ | SDR | |
DMD_LS_RDATA | SDR referenced to DMD_LS_DLCK | |
DMD_HS_WDATA_x_y | sub-LVDS | |
DMD_HS_CLK_y | sub-LVDS |