Table 7-1 Supported Input Source Ranges (to FPGA)(1)(2)(3)INTERFACE | BITS PER PIXEL (max)(4) | IMAGE TYPE | SOURCE RESOLUTION RANGE(5) | FRAME RATE RANGE |
---|
HORIZONTAL | VERTICAL |
---|
Landscape | Portrait | Landscape | Portrait |
---|
Parallel | 24 | 2D - qHD | 960 | N/A | 540 | N/A | 50 ± 2 Hz, 60 ± 2 Hz, 100 ± 2 Hz, 120 ± 2 Hz, 200 ± 2 Hz, 240 ± 2 Hz |
Parallel | 24 | 2D - 1080p | 1920 | N/A | 1080 | N/A | 50 ± 2 Hz, 60 ± 2 Hz |
Parallel | 24 | 3D - qHD(6) | 960 | N/A | 540 | N/A | 100 ± 2 Hz, 120 ± 2 Hz |
(1) The application must remain within specifications for all source interface parameters such as maximum clock rate and maximum line rate.
(2) The maximum DMD pixel display resolution is
1920 × 1080
while system actuator is enabled.
(3) To achieve the ranges stated, the firmware must support the source parameters. Review the firmware release notes or contact TI to determine the latest available frame rate and input resolution support for a given firmware image.
(4) Bits per pixel does not necessarily equal the number of data pins used on the DLPC34xx controller. Fewer pins are used if multiple clocks are used per pixel transfer.
(5) The
DLPC34x6 only supports
landscape orientation.
(6) 3D video is formatted as frame sequential.
The
DLPC34x6 supports both 2D
and 3D sources on the parallel interface. The
frame and sub-frame timing for 2D sources is shown
in Figure 7-1 while the frame timing for 3D sources is shown
in Figure 7-3.