ZHCSJN9E january 2019 – april 2023 DLPC3436
PRODUCTION DATA
PIN | I/O | TYPE(4) | DESCRIPTION | ||
---|---|---|---|---|---|
NAME | NO. | ||||
HWTEST_EN | C10 | I | 6 | Manufacturing test enable signal. Connect this signal directly to ground on the PCB for normal operation. | |
PARKZ | C13 | I | 6 | DMD fast park control (active low Input with a hysteresis buffer). This signal is used to quickly park the DMD when loss of power is imminent. The longest lifetime of the DMD may not be achieved with the fast park operation; therefore, this signal is intended to only be asserted when a normal park operation is unable to be completed. The PARKZ signal is typically provided from the DLPAxxxx interrupt output signal. | |
JTAGTCK | P12 | I | 6 | TI internal use. Leave this pin unconnected. | |
JTAGTDI | P13 | I | 6 | TI internal use. Leave this pin unconnected. | |
JTAGTDO1 | N13(1) | O | 1 | TI internal use. Leave this pin unconnected. | |
JTAGTDO2 | N12(1) | O | 1 | TI internal use. Leave this pin unconnected. | |
JTAGTMS1 | M13 | I | 6 | TI internal use. Leave this pin unconnected. | |
JTAGTMS2 | N11 | I | 6 | TI internal use. Leave this pin unconnected. | |
JTAGTRSTZ | P11 | I | 6 | TI internal
use. This pin must be tied to ground, through an external resistor for normal operation. Failure to tie this pin low during normal operation can cause start up and initialization problems.(2) |
|
RESETZ | C11 | I | 6 | Power-on reset (active low input with a hysteresis buffer). Self-configuration starts when a low-to-high transition is detected on RESETZ. All controller power and clocks must be stable before this reset is deasserted. No signals are in their active state while RESETZ is asserted. This pin is typically connected to the RESETZ pin of the DLPA200x or RESET_Z of the DLPA200x. | |
TSTPT_0 | R12 | I/O | 1 | Test pins (includes weak internal pulldown). Pins are
tristated
while RESETZ is asserted low. Sampled as an input test mode
selection control approximately 1.5 µs after
deassertion
of RESETZ, and then driven as outputs.(2)(3) Normal use: reserved for test output. Leave open for normal use. Note: An external pullup may put the DLPC34x36 in a test mode. See Section 7.3.8 for more information. |
|
TSTPT_1 | R13 | I/O | 1 | ||
TSTPT_2 | R14 | I/O | 1 | ||
TSTPT_3 | R15 | I/O | 1 | ||
TSTPT_4 | P14 | I/O | 1 | ||
TSTPT_5 | P15 | I/O | 1 | ||
TSTPT_6 | N14 | I/O | 1 | ||
TSTPT_7 | N15 | I/O | 1 |