ZHCSJN9E january 2019 – april 2023 DLPC3436
PRODUCTION DATA
PIN | I/O | TYPE(1) | DESCRIPTION | |
---|---|---|---|---|
NAME | NO. | |||
DMD_HS_CLK_P DMD_HS_CLK_N | A7 B7 | O | 4 | DMD high speed (HS) interface clock |
DMD_HS_WDATA_H_P DMD_HS_WDATA_H_N DMD_HS_WDATA_G_P DMD_HS_WDATA_G_N DMD_HS_WDATA_F_P DMD_HS_WDATA_F_N DMD_HS_WDATA_E_P DMD_HS_WDATA_E_N DMD_HS_WDATA_D_P DMD_HS_WDATA_D_N DMD_HS_WDATA_C_P DMD_HS_WDATA_C_N DMD_HS_WDATA_B_P DMD_HS_WDATA_B_N DMD_HS_WDATA_A_P DMD_HS_WDATA_A_N | A3 B3 A4 B4 A5 B5 A6 B6 A8 B8 A9 B9 A10 B10 A11 B11 | O | 4 | DMD sub-LVDS high speed (HS) interface write data lanes. The true numbering and application of the DMD_HS_WDATA pins depend on the software configuration. See Section 7.3.9. |