ZHCSCU2E February 2014 – November 2020 DLPC3433 , DLPC3438
PRODUCTION DATA
PIN | I/O | TYPE(2) | DESCRIPTION | |
---|---|---|---|---|
NAME | NO. | |||
DCLKN DCLKP | E2 E1 | I/O | 10 | DSI LVDS differential clock for DSI interface. |
DD0N DD0P DD1N DD1P DD2N DD2P DD3N DD3P | G2 G1 F2 F1 D2 D1 C2 C1 | I/O | 10 | Differential data bus for DSI data lane LVDS differential pair inputs 0 through 3. (support a maximum of 4 input DSI lanes)(1) |
RREF | F3 | — | DSI reference resistor. RREF is an analog signal that requires a fixed precision 30-kΩ ±1% resistor connected from this pin to ground when DSI is used. If DSI is NOT used, leave this pin unconnected and floating. |