over operating free-air temperature range (unless otherwise noted)PARAMETER(4)(5)(6) | TEST CONDITIONS | MIN | TYP(1) | MAX(2) | UNIT |
---|
I(VDD) + I(VDD_PLLM) + I(VDD_PLLD) | 1.1V rails | Frame rate = 50 Hz | | 206 | 338 | mA |
Frame rate = 60 Hz | | 222 | 366 |
I(VDD_PLLM) | MCG PLL 1.1-V current(3) | Frame rate = 50 Hz | | 6 | | mA |
Frame rate = 60 Hz | | 6 | |
I(VDD_PLLD) | DCG PLL 1.1-V current(3) | Frame rate = 50 Hz | | 6 | | mA |
Frame rate = 60 Hz | | 6 | |
I(VCC18) | All 1.8-V I/O current: (1.8-V power supply for all I/O other than the host or parallel interface and the SPI flash interface) | Frame rate = 50 Hz | | 31 | 45 | mA |
Frame rate = 60 Hz | | 31 | 45 |
I(VCC_INTF) | Host or parallel interface I/O current: 1.8 to 3.3 V (includes IIC0, PDATA, video syncs, and HOST_IRQ pins)(3) | Frame rate = 50 Hz | | 2 | | mA |
Frame rate = 60 Hz | | 2 | |
I(VCC_FLSH) | Flash interface I/O current:1.8 to 3.3 V(3) | Frame rate = 50 Hz | | 1 | | mA |
Frame rate = 60 Hz | | 1 | |
(1) Values assume all pins using 1.1 V are tied together (including VDDLP12), and programmable host and flash I/O are at the minimum nominal voltage (that is 1.8 V).
(2) Input image is 1920 x 1080 (1080p) 24-bits using VESA reduced blanking v2
timings on the parallel interface at the frame rate shown with the 0.47-inch
1080p (DLP4710LC) DMD. The controller has the CAIC and LABB algorithms turned
off.
(3) The values do not take into account software updates or customer changes that may affect power performance.
(4) Assumes nominal process, voltage, and temperature (25°C nominal ambient) with nominal input images.
(5) Assumes worst case process, maximum voltage, and high nominal ambient temperature of 65°C with worst case input image.
(6) These power numbers are for a single controller. Two controllers are required in a system and each controller is typically powered by the same source.