ZHCSO16A December 2021 – February 2023 DLPC4430
PRODUCTION DATA
Following system power-up, the DLPC4430 controller performs a power-up initialization routine that defaults the device to a normal power mode, in which ARM9-related clocks are enabled at their full rate and associated resets are released. Most other clocks default to disabled state with associated resets asserted until released by the processor. In addition, the default for system power gating enables all power. These same defaults are also applied as part of all system reset events (Watch Dog timer timeout etc.) that occur without removing or cycling power, with the possible exception of power for the LVDS I/O and internal DRAM. For an extended reset condition, the OEM is expected to place the controller in Low Power mode prior to reset, in which case the 1.8V power for the LVDS I/O and internal DRAM are disabled. When this reset is released, the 1.8V power does not get enabled until the ARM9 has been initialized and is executing the system initialization routines.
Following power-up or system reset initialization, the ARM9 boots from an external flash memory after which it enables the 1.8V power (from the DLPA100), enables the rest of the controller clocks, and initializes the internal DRAM. Once system initialization is complete the Application software determines if and when to enter low power mode.