ZHCSD20H October 2014 – June 2024 DLPC900
PRODUCTION DATA
The data interface has a parallel RGB input port and has a nominal I/O voltage of 3.3V. Maximum and minimum input timing specifications for both components are provided in the Interface Timing Requirements. Each parallel RGB port can support up to 24 bits in Video Mode.
SIGNAL NAME | DESCRIPTION | |||
---|---|---|---|---|
RGB Parallel Interface Port 1 | ||||
P1_(A, B, C)_[0:9] (1) | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8 bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. | |||
P_CLK1 | Pixel clock. All input signals on data interface are synchronized with this clock. | |||
P1_VSYNC | Vertical sync | |||
P1_HSYNC | Horizontal sync | |||
P_DATAEN1 | Input data valid | |||
RGB Parallel Interface Port 2 | ||||
P2_(A, B, C)_[0:9] (1) | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8 bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. | |||
P_CLK2 | Pixel clock. All input signals on data interface are synchronized with this clock. | |||
P2_VSYNC | Vertical sync | |||
P2_HSYNC | Horizontal sync | |||
P_DATAEN2 | Input data valid | |||
Optional Pixel Clock 3 | ||||
P_CLK3 | Pixel clock. All input signals on data interface are synchronized with this clock. |