ZHCSE90D September 2015 – September 2020 DLPC910
PRODUCTION DATA
Table 7-14 lists the I2C accessible memory mapped registers for the DLPC910. Access to the I2C registers should not begin until INIT_ACTIVE has transitioned low (logic 0).
ADDRESS | REGISTER NAME | DESCRIPTION | SIZE |
---|---|---|---|
0x0000 | DESTOP_INTERRUPT | DESTOP Interrupt Status | 32 |
0x0004 | |||
0x0008 | |||
0x000C | MAIN_STATUS | Main Status | 32 |
0x0010 | DESTOP_CAL | DESTOP input calibration status | 32 |
0x0014 | DESTOP_DMD_ID_REG | Connected DMD Type | 32 |
0x0018 | DESTOP_CATBITS_REG | Connected DMD fuse catalog bits | 32 |
0x001C | DESTOP_910VERSION_REG | DLPC910 Version Number | 32 |
0x0020 | DESTOP_RESET_REG | Reset status signals | 32 |
0x0024 | DESTOP_INFIFO_STATUS | Input interface FIFO status | 32 |
0x0028 | DESTOP_BUS_SWAP | Output bus swap | 32 |
0x002C | DESTOP_DMDCTRL | DMD Control Register | 32 |
0x0030 | DESTOP_BIT_FLIP | Output data bus bit reversal/flip | 32 |