ZHCSG69E November 2016 – May 2018 DM505
PRODUCTION DATA.
TI only supports board designs using LPDDR2 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the LPDDR2 memory interface are shown in Table 7-12 and Figure 7-23.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK) | Cycle time, ddr1_ck and ddr1_nck | 7.52 | 3.00(1) | ns |