ZHCSG69E November 2016 – May 2018 DM505
PRODUCTION DATA.
TI only supports board designs that follow the guidelines outlined in this document. The switching characteristics and the timing diagram for the DDR2 memory controller are shown in Table 7-22 and Figure 7-37.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DDR21 | tc(DDR_CLK) | Cycle time, DDR_CLK | 2.5 | 8 | ns |