ZHCSG69E November 2016 – May 2018 DM505
PRODUCTION DATA.
TI only supports board designs using DDR3 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the DDR3 memory controller are shown in Table 7-34 and Figure 7-45.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CLK) | Cycle time, DDR_CLK | 1.875 | 2.5(1) | ns |