ZHCSG69E November 2016 – May 2018 DM505
PRODUCTION DATA.
This section describes the operating conditions of the device. This section also contains the description of each OPP (operating performance point) for processor clocks and device core clocks.
Table 5-1 describes the maximum supported frequency per speed grade for the devices.
Device Speed | Maximum frequency (MHz) | ||||||||
---|---|---|---|---|---|---|---|---|---|
DSP | EVE | IPU | ISS | L3 | DDR3/DDR3L | DDR2 | LPDDR2 | ADC | |
DM505xxR | 745 | 667 | 212.8 | 212.8 | 266 | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |