ZHCSG69E November 2016 – May 2018 DM505
PRODUCTION DATA.
Table 3-1 shows a comparison between devices, highlighting the differences.
Features | Device | |||
---|---|---|---|---|
DM505M | DM505L | |||
Features | ||||
CTRL_WKUP_STD_FUSE_DIE_ID_2 [31:24] Base PN register bitfield value(3) | 156 (0x9C65) | 156 (0x9C5D) | ||
Processors/ Accelerators | ||||
Speed Grades | R | R | ||
C66x™ VLIW DSP | DSP1 | Yes | Yes | |
DSP2 | Yes | No | ||
Display Subsystem | VOUT1 | Yes | Yes | |
SD_DAC | Yes | Yes | ||
Embedded Vision Engine (EVE) | EVE1 | Yes | Yes | |
Arm Dual Cortex-M4 Image Processing Unit (IPU) | IPU1 | Yes | Yes | |
Imaging Subsystem Processor (ISS) with MIPI CSI-2 and CPI ports | ISP | Yes | Yes | |
WDR & Mesh LDC(1) | Yes | Yes | ||
CAL_A | Yes | Yes | ||
CAL_B | Yes | Yes | ||
LVDS-RX | Yes | Yes | ||
CPI | Yes | Yes | ||
Video Input Port (VIP) | VIP1 | vin1a | Yes | Yes |
vin1b | Yes | Yes | ||
vin2a | Yes | Yes | ||
vin2b | Yes | Yes | ||
Program/Data Storage | ||||
On-Chip Shared Memory (RAM) | OCMC_RAM1 | 512kB | 256kB | |
General-Purpose Memory Controller (GPMC) | GPMC | Yes | Yes | |
LPDDR2/DDR2/DDR3/DDR3L Memory Controller | EMIF1 (optional with SECDED) | up to 2GB | up to 2GB | |
Peripherals | ||||
Controller Area Network Interface (CAN) | DCAN1 | Yes | Yes | |
MCAN | Yes(2) | Yes(2) | ||
Enhanced DMA (EDMA) | EDMA | Yes | Yes | |
Embedded 8 channel ADC | ADC | Yes | Yes | |
Ethernet Subsystem (Ethernet SS) | GMAC_SW[0] | RGMII Only | RGMII Only | |
GMAC_SW[1] | RGMII Only | RGMII Only | ||
General-Purpose IO (GPIO) | GPIO | Up to 126 | Up to 126 | |
Inter-Integrated Circuit Interface (I2C) | I2C | 2 | 2 | |
System Mailbox Module | MAILBOX | 2 | 2 | |
Multichannel Audio Serial Port (McASP) | McASP1 | 16 serializers | 16 serializers | |
McASP2 | 6 serializers | 6 serializers | ||
McASP3 | 6 serializers | 6 serializers | ||
MultiMedia Card/Secure Digital/Secure Digital Input Output Interface (MMC/SD/SDIO) | MMC | 1x SDIO 4b | 1x SDIO 4b | |
Multichannel Serial Peripheral Interface (McSPI) | McSPI | 4 | 4 | |
Quad SPI (QSPI) | QSPI | Yes | Yes | |
Spinlock Module | SPINLOCK | Yes | Yes | |
Timers, General-Purpose | TIMER | 8 | 8 | |
Pulse-Width Modulation Subsystem (PWMSS) | PWMSS1 | Yes | Yes | |
Universal Asynchronous Receiver/Transmitter (UART) | UART | 3 | 3 |