ZHCSAB9E September 2012 – June 2019 DP83848-EP
PRODUCTION DATA.
PARAMETER | DESCRIPTION | NOTES | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
T2.26.1 | X1 clock period | 50-MHz reference clock | 20 | ns | ||
T2.26.2 | TXD[1:0], TX_EN, data setup to X1 rising | 3.70 | ns | |||
T2.26.3 | TXD[1:0], TX_EN, data hold from X1 rising | 1.70 | ns | |||
T2.26.4 | X1 clock to PMD output pair latency | From X1 rising edge to first bit of symbol | 17 | bits |