ZHCSDE3G February 2015 – October 2022 DP83867CR , DP83867IR
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
This register provides access to the RGMII delay controls.
BIT | BIT NAME | DEFAULT | DESCRIPTION |
---|---|---|---|
15:8 | RESERVED | 0, RO | RESERVED: Writes ignored, read as 0. |
7:4 | RGMII_TX_DELAY_CTRL | RGZ: Strap, RW | RGMII Transmit Clock Delay: 1111: 4.00 ns 1110: 3.75 ns 1101: 3.50 ns 1100: 3.25 ns 1011: 3.00 ns 1010: 2.75 ns 1001: 2.50 ns 1000: 2.25 ns 0111: 2.00 ns 0110: 1.75 ns 0101: 1.50 ns 0100: 1.25 ns 0011: 1.00 ns 0010: 0.75 ns 0001: 0.50 ns 0000: 0.25 ns |
PAP: 0111, RW | |||
3:0 | RGMII_RX_DELAY_CTRL | RGZ: Strap, RW | RGMII Receive Clock Delay: 1111: 4.00 ns 1110: 3.75 ns 1101: 3.50 ns 1100: 3.25 ns 1011: 3.00 ns 1010: 2.75 ns 1001: 2.50 ns 1000: 2.25 ns 0111: 2.00 ns 0110: 1.75 ns 0101: 1.50 ns 0100: 1.25 ns 0011: 1.00 ns 0010: 0.75 ns 0001: 0.50 ns 0000: 0.25 ns |
PAP: 0111, RW |